Part Number Hot Search : 
DM8830 7C134 P4201 F170LT1G SMB5932B DBS10 MSM3764A P328D
Product Description
Full Text Search
 

To Download H83008 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 REJ09B0395-0400
The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text.
16
H8/3008
Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series H8/3008 HD6413008F HD6413008TE HD6413008VF HD6413008VTE
Rev.4.00 Revision date: Aug. 20, 2007
www.renesas.com
Notes regarding these materials
1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com ) 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems (2) surgical implantations (3) healthcare intervention (e.g., excision, administration of medication, etc.) (4) any other purposes that pose a direct threat to human life Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.
Rev.4.00 Aug. 20, 2007 Page ii of xliv REJ09B0395-0400
General Precautions in the Handling of MPU/MCU Products
The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence. 1. Handling of Unused Pins Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions may occur due to the false recognition of the pin state as an input signal. Unused pins should be handled as described under Handling of Unused Pins in the manual. 2. Processing at Power-on The state of the product is undefined at the moment when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified. 3. Prohibition of Access to Reserved Addresses Access to reserved addresses is prohibited. The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed. 4. Clock Signals After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized. When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable. 5. Differences between Products Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems. The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products. Rev.4.00 Aug. 20, 2007, Page iii of xliv REJ09B0395-0400
Rev.4.00 Aug. 20, 2007 Page iv of xliv REJ09B0395-0400
Preface
The H8/3008 is a high-performance single-chip microcomputer that incorporates the internal 32-bit H8/300H CPU and is also equipped with peripheral functions necessary for configuring a user system. The H8/3008 is built in with a variety of peripheral functions such as ROM, RAM, 16-bit timer, 8-bit timer, programmable timing pattern controller (TPC), watchdog timer (WDT), serial communication interface (SCI), D/A converter, A/D converter and I/O ports. Target Readers: This manual is designed for use by people who design application systems using the H8/3008.
To use this manual, basic knowledge of electric circuits, logic circuits and microcomputers is required.
Purpose: This manual provides the information of the hardware functions and electrical characteristics of the H8/3008. The H8/300H Series Programming Manual contains detailed information of executable instructions. Please read the Programming Manual together with this manual. How to Use the Book: * To understand general functions Read the manual from the beginning. The manual explains the CPU, system control functions, peripheral functions and electrical characteristics in that order. * To understanding CPU functions Refer to the separate H8/300H Series Programming Manual. * To see the detailed functions of registers with known names Refer to Appendix B "Internal I/O Registers" for the summary of addresses, bit description and initialization.
Explanatory Note: Bit sequence: upper bit at left, and lower bit at right
List of Related Documents: The latest documents are available on our Web site. Please make sure that you have the latest version. http://www.renesas.com/
Rev.4.00 Aug. 20, 2007, Page v of xliv REJ09B0395-0400
User manual for H8/3008
Document Title H8/3008 Hardware Manual H8/300H Series Software Manual Document No. This manual REJ09B0213-0300
User manual for development tools
Document Title C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual H8S, H8/300 Series Simulator/Debugger User's Manual High-performance Embedded Workshop User's Manual H8S, H8/300 Series High-performance Embedded Workshop, High-performance Debugging Interface User's Manual Document No. REJ10B0058-0100H REJ10B0211-0300 REJ10J1554-0100 ADE-702-231
Application note
Document Title H8/300H for CPU Application Note H8/300H On-Chip Supporting Modules Application Note H8/300H Technical Q&A Document No. ADE-502-033 REJ05B0522-0300 REJ05B0521-0200
Rev.4.00 Aug. 20, 2007 page vi of xliv REJ09B0395-0400
Main Revisions for This Edition
Item All 1.1 Overview Page -- 1 Revision (See Manual for Details) Company name and brand names amended (Before) Hitachi, Ltd. (After) Renesas Technology Corp. Description amended Four MCU operating modes offer a choice of bus width and address space size. The modes (modes 1 to 4) include four expanded modes. 1.2 Block Diagram Figure 1.1 Block Diagram 5 Figure amended
Port B
Port A
TP15/PB7
TP14/PB6
TP13/PB5
TP12/PB4
CS4/TMIO3/TP11/PB3
CS5/TMO2/TP10/PB2
CS6/TMIO1/TP9/PB1
CS7/TMO0/TP8/PB0
A20/TIOCB2/TP7/PA7
A21/TIOCA2/TP6/PA6
A22/TIOCB1/TP5/PA5
A23/TIOCA1/TP4/PA4
TCLKD/TIOCB0/TP3/PA3
TCLKC/TIOCA0/TP2/PA2
TCLKB/TP1/PA1
1.3.1 Pin Arrangement 6 Table 1.2 Comparison of H8/3008 Pin Arrangements 203 8.2.10 Timer I/O Control Register (TIOR) Bits 6 to 4--I/O Control B2 to B0 (IOB2 to IOB0)
Table amended H8/3062 F-ZTAT B-Mask Version Table amended
Bit 6 IOB2 1 Bit 5 IOB1 0 Bit 4 IOB0 0 1 1 0 1 Function GRB is an input capture register
Bits 2 to 0--I/O Control A2 to A0 (IOA2 to IOA0)
Table amended
Bit 2 IOA2 1 Bit 1 IOA1 0 Bit 0 IOA0 0 1 1 0 1 Function GRA is an input capture register
Rev.4.00 Aug. 20, 2007, Page vii of xliv REJ09B0395-0400
TCLKA/TP0/PA0
Item 9.4.1 8TCNT Count Timing Figure 9.8 Count Timing for Internal Clock Input
Page 261
Revision (See Manual for Details) Figure amended
Internal clock
8TCNT input clock
8TCNT
N-1
N
N+1
Figure 9.9 Count 262 Timing for External Clock Input (Both-Edge Detection)
Figure amended
External clock input
8TCNT input clock
8TCNT
N-1
N
N+1
9.4.2 Compare Match 263 Timing Figure 9.11 Timing of Clear by Compare Match
Figure amended
Compare match signal
8TCNT
N
H'00
Figure 9.12 Timing of Clear by Input Capture
Figure amended
Input capture input
Input capture signal
8TCNT
N
H'00
Rev.4.00 Aug. 20, 2007 page viii of xliv REJ09B0395-0400
Item 9.4.3 Input Capture Signal Timing Figure 9.13 Timing of Input Capture Input Signal
Page 264
Revision (See Manual for Details) Figure amended
Input capture input
Input capture signal
8TCNT
N
TCORB
N
9.4.4 Timing of Status Flag Setting Figure 9.14 CMF Flag Setting Timing when Compare Match Occurs
Figure amended
8TCNT TCOR
N N
N+1
Compare match signal
CMF
Figure 9.15 CMFB Flag Setting Timing when Input Capture Occurs
265
Figure amended
8TCNT TCORB
N N
Input capture signal
CMFB
Figure 9.16 Timing of OVF Setting
Figure amended
8TCNT
H'FF
H'00
Overflow signal
OVF
Rev.4.00 Aug. 20, 2007, Page ix of xliv REJ09B0395-0400
Item 9.4.5 Operation with Cascaded Connection Compare Match Count Mode
Page 267
Revision (See Manual for Details) Description amended * Channels 0 and 1: When bits CKS2 to CKS0 are set to (100) in 8TCR1, 8TCNT1 counts channel 0 compare match A events. Channels 0 and 1 are controlled independently. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR1, the compare match register function of TCORB0 in channel 0 cannot be used. * Channels 2 and 3: When bits CKS2 to CKS0 are set to (100) in 8TCR3, 8TCNT3 counts channel 2 compare match A events. Channels 2 and 3 are controlled independently. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR3, the compare match register function of TCORB2 in channel 2 cannot be used.
9.7.1 Contention between 8TCNT Write and Clear Figure 9.18 Contention between 8TCNT Write and Clear
272
Figure amended
8TCNT write cycle T1 T2 T3
Address bus
8TCNT address
Internal write signal
Counter clear signal
8TCNT
N
H'00
Rev.4.00 Aug. 20, 2007 page x of xliv REJ09B0395-0400
Item 9.7.2 Contention between 8TCNT Write and Increment Figure 9.19 Contention between 8TCNT Write and Increment
Page 273
Revision (See Manual for Details) Figure amended
8TCNT write cycle T1 T2 T3
Address bus
8 TCNT address
Internal write signal
8TCNT input clock
8TCNT
N 8TCNT write data
M
9.7.3 Contention between TCOR Write and Compare Match Figure 9.20 Contention between TCOR Write and Compare Match
274
Figure amended
TCOR write cycle T1 T2 T3
Address bus
TCOR address
Internal write signal
8TCNT
N
N+1
TCOR
N TCOR write data
M
Compare match signal
Inhibited
Rev.4.00 Aug. 20, 2007, Page xi of xliv REJ09B0395-0400
Item 9.7.4 Contention between TCOR Read and Input Capture Figure 9.21 Contention between TCOR Read and Input Capture
Page 275
Revision (See Manual for Details) Figure amended
TCORB read cycle T1 T2 T3
Address bus
TCORB address
Internal read signal
Input capture signal
TCORB
N
M
Internal data bus
N
9.7.5 Contention between Counter Clearing by Input Capture and Counter Increment Figure 9.22 Contention between Counter Clearing by Input Capture and Counter Increment
276
Figure amended
Input capture signal
Counter clear signal
8TCNT internal clock
8TCNT
N
H'00
TCORB
X
N
Rev.4.00 Aug. 20, 2007 page xii of xliv REJ09B0395-0400
Item 9.7.6 Contention between TCOR Write and Input Capture Figure 9.23 Contention between TCOR Write and Input Capture
Page 277
Revision (See Manual for Details) Figure amended
TCOR write cycle T1 T2 T3
Address bus
TCOR address
Internal write signal
Input capture signal
8TCNT
M
TCOR
X
M
9.7.7 Contention 278 between 8TCNT Byte Write and Increment in 16-Bit Count Mode (Cascaded Connection)
Description amended If an increment pulse occurs in the T2 or T3 state of an 8TCNT byte write cycle in 16-bit count mode, the counter write takes priority and the byte data for which the write was performed is not incremented. The byte data for which a write was not performed is incremented. Figure 9.24 shows the timing when an increment pulse occurs in the T2 state of a byte write to 8TCNT (upper byte). If an increment pulse occurs in the T2 state, on the other hand, the increment takes priority. Figure amended
8TCNT (upper byte) byte write cycle T1 T2 T3
Figure 9.24 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode
Address bus
8TCNTH address
Internal write signal
8TCNT input clock
8TCNT (upper byte)
N
N+1
8TCNT write data
8TCNT (lower byte)
X
X+1
Rev.4.00 Aug. 20, 2007, Page xiii of xliv REJ09B0395-0400
Item 12.3.2 Operation in Asynchronous Mode Figure 12.4 Sample Flowchart for SCI Initialization
Page 356
Revision (See Manual for Details) Figure amended and note added (4) Wait for at least the interval required to transmit or receive one bit, then set the TE or RE bit to 1 in SCR*. Set the RIE, TIE, TEIE, and MPIE bits as necessary. Setting the TE or RE bit enables the SCI to use the TxD or RxD pin. Note: * In simultaneous transmitting and receiving, the TE and RE bits should be cleared to 0 or set to 1 simultaneously.
13.3.5 Clock Table 13.5 Bit Rates (bits/s) for Various BRR Settings (When n = 0)
396
Table amended
(MHz) N 0 1 2 18.00 24193.5 12096.8 8064.5 20.00 25.00 26881.7 33602.2 13440.9 16801.1 8960.6 11200.7
Table 13.6 BRR 397 Settings for Typical Bit Rates (bits/s) (When n = 0)
Table amended
(MHz) 18.00 20.00 N Error 2 6.66 25.00 N Error 3 12.49
bit/s
9600
N Error 2 15.99
466 18.4.3 Selection of Waiting Time for Exit from Software Standby Mode Table 18.3 Clock Frequency and Waiting Time for Clock to Settle
Table amended
DIV1 DIV0 STS2 STS1 0 1 0 0 0 0 0 1 0 1 1 0 1 0 1 1 1 1 STS0 0 1 0 1 0 1 0 1 Waiting Time 8192 states 16384 states 32768 states 65536 states 131072 states 262144 states 1024 states 6 MHz 2.7 5.5 10.9* 21.8 43.7 87.4 0.34 4 MHz 2 MHz 1MHz Unit 4.1 8.2* 16.4* ms 8.2* 16.4 32.8 16.4 32.8 65.5 32.8 65.5 131.1 65.5 131.1 262.1 131.1 262.1 524.3 0.51 1.0 2.0 Illegal setting
19.2 DC Characteristics Table 19.2 DC Characteristics (2)
476
Table amended
Item Current 2 dissipation* Symbol Standby mode ICC*
3
Min
Typ 1.0 0.6 0.6
Max 10 80 1.5 1.5
Analog power During A/D supply current conversion During A/D and D/A conversion Idle
AICC
0.01
5.0
Rev.4.00 Aug. 20, 2007 page xiv of xliv REJ09B0395-0400
Item 19.3 AC Characteristics Table 19.6 Bus Timing
Page
Revision (See Manual for Details)
481, 482 Table amended
Condition A Item Read data setup time Read data hold time Write data delay time Write data setup time 1 Write data setup time 2 Write data hold time Read data access time 1 Read data access time 2 Read data access time 3 Read data access time 4 Precharge time 1 Precharge time 2 Symbol tRDS tRDH tWDD tWDS1 tWDS2 tWDH tACC1 tACC2 tACC3 tACC4 tPCH1 tPCH2 Min 25 0 1.0 tcyc -30 2.0 tcyc -30 0.5 tcyc -15 1.0 tcyc -20 0.5 tcyc -20 Max 35 2.0 tcyc -45 3.0 tcyc -45 1.5 tcyc -45 2.5 tcyc -45 B and C Min 25 0 1.0 tcyc -30 2.0 tcyc -30 0.5 tcyc -15 1.0 tcyc -20 0.5 tcyc -20 Max 35 Unit ns ns ns ns ns ns Figure 19.7, figure 19.8 Test Conditions Figure 19.7, figure 19.8
2.0 tcyc ns -45 3.0 tcyc ns -45 1.5 tcyc ns -45 2.5 tcyc ns -45 ns ns
19.4 A/D Conversion Characteristics Table 19.8 A/D Conversion Characteristics C.7 Port B Block Diagrams Figure C.7 (a) Port B Block Diagram (Pins PB0 and PB2)
486
Note added
616
Figure amended
PBn
Figure C.7 (b) Port B Block Diagram (Pins PB1 and PB3)
617
Figure amended
PBn
Rev.4.00 Aug. 20, 2007, Page xv of xliv REJ09B0395-0400
All trademarks and registered trademarks are the property of their respective owners.
Rev.4.00 Aug. 20, 2007 page xvi of xliv REJ09B0395-0400
Contents
Section 1 Overview.............................................................................................................
1.1 1.2 1.3 1 Overview........................................................................................................................... 1 Block Diagram .................................................................................................................. 5 Pin Description.................................................................................................................. 6 1.3.1 Pin Arrangement .................................................................................................. 6 1.3.2 Pin Functions ....................................................................................................... 8 1.3.3 Pin Assignments in Each Mode ........................................................................... 12
Section 2 CPU ...................................................................................................................... 17
2.1 Overview........................................................................................................................... 2.1.1 Features................................................................................................................ 2.1.2 Differences from H8/300 CPU............................................................................. CPU Operating Modes ...................................................................................................... Address Space ................................................................................................................... Register Configuration ...................................................................................................... 2.4.1 Overview.............................................................................................................. 2.4.2 General Registers ................................................................................................. 2.4.3 Control Registers ................................................................................................. 2.4.4 Initial CPU Register Values ................................................................................. Data Formats ..................................................................................................................... 2.5.1 General Register Data Formats ............................................................................ 2.5.2 Memory Data Formats ......................................................................................... Instruction Set ................................................................................................................... 2.6.1 Instruction Set Overview ..................................................................................... 2.6.2 Instructions and Addressing Modes ..................................................................... 2.6.3 Tables of Instructions Classified by Function...................................................... 2.6.4 Basic Instruction Formats .................................................................................... 2.6.5 Notes on Use of Bit Manipulation Instructions.................................................... Addressing Modes and Effective Address Calculation ..................................................... 2.7.1 Addressing Modes ............................................................................................... 2.7.2 Effective Address Calculation.............................................................................. Processing States............................................................................................................... 2.8.1 Overview.............................................................................................................. 2.8.2 Program Execution State...................................................................................... 2.8.3 Exception-Handling State .................................................................................... 2.8.4 Exception Handling Operation............................................................................. 2.8.5 Bus-Released State............................................................................................... 2.8.6 Reset State............................................................................................................ 17 17 18 18 19 20 20 21 22 23 24 24 25 27 27 28 29 38 39 41 41 43 47 47 47 48 49 50 50
2.2 2.3 2.4
2.5
2.6
2.7
2.8
Rev.4.00 Aug. 20, 2007, Page xvii of xliv REJ09B0395-0400
2.9
2.8.7 Power-Down State ............................................................................................... Basic Operational Timing ................................................................................................. 2.9.1 Overview.............................................................................................................. 2.9.2 On-Chip Memory Access Timing........................................................................ 2.9.3 On-Chip Supporting Module Access Timing ...................................................... 2.9.4 Access to External Address Space .......................................................................
51 51 51 51 52 53
Section 3 MCU Operating Modes .................................................................................. 55
3.1 Overview........................................................................................................................... 3.1.1 Operating Mode Selection ................................................................................... 3.1.2 Register Configuration......................................................................................... Mode Control Register (MDCR) ...................................................................................... System Control Register (SYSCR) ................................................................................... Operating Mode Descriptions ........................................................................................... 3.4.1 Mode 1 ................................................................................................................. 3.4.2 Mode 2 ................................................................................................................. 3.4.3 Mode 3 ................................................................................................................. 3.4.4 Mode 4 ................................................................................................................. 3.4.5 Modes 5 to 7 ........................................................................................................ Pin Functions in Each Operating Mode ............................................................................ Memory Map in Each Operating Mode ............................................................................ 3.6.1 Reserved Areas .................................................................................................... 55 55 56 56 57 60 60 60 60 60 60 61 62 62
3.2 3.3 3.4
3.5 3.6
Section 4 Exception Handling ......................................................................................... 65
4.1 Overview........................................................................................................................... 4.1.1 Exception Handling Types and Priority............................................................... 4.1.2 Exception Handling Operation............................................................................. 4.1.3 Exception Vector Table ....................................................................................... Reset.................................................................................................................................. 4.2.1 Overview.............................................................................................................. 4.2.2 Reset Sequence .................................................................................................... 4.2.3 Interrupts after Reset............................................................................................ Interrupts........................................................................................................................... Trap Instruction................................................................................................................. Stack Status after Exception Handling.............................................................................. Notes on Stack Usage ....................................................................................................... 65 65 65 66 68 68 68 70 71 71 72 73
4.2
4.3 4.4 4.5 4.6
Section 5 Interrupt Controller .......................................................................................... 75
5.1 Overview........................................................................................................................... 75 5.1.1 Features................................................................................................................ 75
Rev.4.00 Aug. 20, 2007 Page xviii of xliv REJ09B0395-0400
5.2
5.3
5.4
5.5
5.1.2 Block Diagram ..................................................................................................... 5.1.3 Pin Configuration................................................................................................. 5.1.4 Register Configuration......................................................................................... Register Descriptions ........................................................................................................ 5.2.1 System Control Register (SYSCR) ...................................................................... 5.2.2 Interrupt Priority Registers A and B (IPRA, IPRB) ............................................. 5.2.3 IRQ Status Register (ISR).................................................................................... 5.2.4 IRQ Enable Register (IER) .................................................................................. 5.2.5 IRQ Sense Control Register (ISCR) .................................................................... Interrupt Sources ............................................................................................................... 5.3.1 External Interrupts ............................................................................................... 5.3.2 Internal Interrupts................................................................................................. 5.3.3 Interrupt Exception Handling Vector Table......................................................... Interrupt Operation............................................................................................................ 5.4.1 Interrupt Handling Process................................................................................... 5.4.2 Interrupt Exception Handling Sequence .............................................................. 5.4.3 Interrupt Response Time...................................................................................... Usage Notes ...................................................................................................................... 5.5.1 Contention between Interrupt and Interrupt-Disabling Instruction ...................... 5.5.2 Instructions that Inhibit Interrupts........................................................................ 5.5.3 Interrupts during EEPMOV Instruction Execution ..............................................
76 77 77 78 78 79 84 85 86 87 87 88 88 92 92 97 98 99 99 100 100
Section 6 Bus Controller.................................................................................................... 101
6.1 Overview........................................................................................................................... 6.1.1 Features................................................................................................................ 6.1.2 Block Diagram ..................................................................................................... 6.1.3 Pin Configuration................................................................................................. 6.1.4 Register Configuration......................................................................................... Register Descriptions ........................................................................................................ 6.2.1 Bus Width Control Register (ABWCR)............................................................... 6.2.2 Access State Control Register (ASTCR) ............................................................. 6.2.3 Wait Control Registers H and L (WCRH, WCRL).............................................. 6.2.4 Bus Release Control Register (BRCR) ................................................................ 6.2.5 Bus Control Register (BCR) ................................................................................ 6.2.6 Chip Select Control Register (CSCR).................................................................. 6.2.7 Address Control Register (ADRCR).................................................................... Operation........................................................................................................................... 6.3.1 Area Division ....................................................................................................... 6.3.2 Bus Specifications................................................................................................ 6.3.3 Memory Interfaces ............................................................................................... 101 101 102 103 104 104 104 105 106 110 111 114 115 116 116 118 119
6.2
6.3
Rev.4.00 Aug. 20, 2007, Page xix of xliv REJ09B0395-0400
6.4
6.5
6.6 6.7
6.3.4 Chip Select Signals .............................................................................................. 6.3.5 Address Output Method....................................................................................... Basic Bus Interface ........................................................................................................... 6.4.1 Overview.............................................................................................................. 6.4.2 Data Size and Data Alignment............................................................................. 6.4.3 Valid Strobes........................................................................................................ 6.4.4 Memory Areas ..................................................................................................... 6.4.5 Basic Bus Control Signal Timing ........................................................................ 6.4.6 Wait Control ........................................................................................................ Idle Cycle.......................................................................................................................... 6.5.1 Operation ............................................................................................................. 6.5.2 Pin States in Idle Cycle ........................................................................................ Bus Arbiter........................................................................................................................ 6.6.1 Operation ............................................................................................................. Register and Pin Input Timing .......................................................................................... 6.7.1 Register Write Timing ......................................................................................... 6.7.2 BREQ Pin Input Timing ......................................................................................
119 120 122 122 122 123 124 125 132 134 134 136 137 137 139 139 140
Section 7 I/O Ports .............................................................................................................. 141
7.1 7.2 Overview........................................................................................................................... Port 4................................................................................................................................. 7.2.1 Overview.............................................................................................................. 7.2.2 Register Descriptions ........................................................................................... Port 6................................................................................................................................. 7.3.1 Overview.............................................................................................................. 7.3.2 Register Descriptions ........................................................................................... Port 7................................................................................................................................. 7.4.1 Overview.............................................................................................................. 7.4.2 Register Description............................................................................................. Port 8................................................................................................................................. 7.5.1 Overview.............................................................................................................. 7.5.2 Register Descriptions ........................................................................................... Port 9................................................................................................................................. 7.6.1 Overview.............................................................................................................. 7.6.2 Register Descriptions ........................................................................................... Port A................................................................................................................................ 7.7.1 Overview.............................................................................................................. 7.7.2 Register Descriptions ........................................................................................... Port B ................................................................................................................................ 7.8.1 Overview.............................................................................................................. 141 144 144 145 148 148 148 151 151 151 152 152 153 156 156 157 161 161 162 172 172
7.3
7.4
7.5
7.6
7.7
7.8
Rev.4.00 Aug. 20, 2007 Page xx of xliv REJ09B0395-0400
7.8.2
Register Descriptions ........................................................................................... 173
Section 8 16-Bit Timer....................................................................................................... 177
8.1 Overview........................................................................................................................... 8.1.1 Features................................................................................................................ 8.1.2 Block Diagrams ................................................................................................... 8.1.3 Pin Configuration................................................................................................. 8.1.4 Register Configuration......................................................................................... Register Descriptions ........................................................................................................ 8.2.1 Timer Start Register (TSTR)................................................................................ 8.2.2 Timer Synchro Register (TSNC) ......................................................................... 8.2.3 Timer Mode Register (TMDR) ............................................................................ 8.2.4 Timer Interrupt Status Register A (TISRA)......................................................... 8.2.5 Timer Interrupt Status Register B (TISRB) ......................................................... 8.2.6 Timer Interrupt Status Register C (TISRC) ......................................................... 8.2.7 Timer Counters (16TCNT) .................................................................................. 8.2.8 General Registers (GRA, GRB)........................................................................... 8.2.9 Timer Control Registers (16TCR) ....................................................................... 8.2.10 Timer I/O Control Register (TIOR) ..................................................................... 8.2.11 Timer Output Level Setting Register C (TOLR) ................................................. CPU Interface.................................................................................................................... 8.3.1 16-Bit Accessible Registers ................................................................................. 8.3.2 8-Bit Accessible Registers ................................................................................... Operation........................................................................................................................... 8.4.1 Overview.............................................................................................................. 8.4.2 Basic Functions.................................................................................................... 8.4.3 Synchronization ................................................................................................... 8.4.4 PWM Mode.......................................................................................................... 8.4.5 Phase Counting Mode .......................................................................................... 8.4.6 16-Bit Timer Output Timing................................................................................ Interrupts ........................................................................................................................... 8.5.1 Setting of Status Flags.......................................................................................... 8.5.2 Timing of Clearing of Status Flags ...................................................................... 8.5.3 Interrupt Sources.................................................................................................. Usage Notes ...................................................................................................................... 177 177 179 182 183 184 184 185 187 189 192 195 197 198 199 202 204 206 206 208 209 209 209 217 219 223 225 226 226 228 229 230
8.2
8.3
8.4
8.5
8.6
Section 9 8-Bit Timers ....................................................................................................... 243
9.1 Overview........................................................................................................................... 243 9.1.1 Features................................................................................................................ 243 9.1.2 Block Diagram ..................................................................................................... 245
Rev.4.00 Aug. 20, 2007, Page xxi of xliv REJ09B0395-0400
9.2
9.3 9.4
9.5
9.6 9.7
9.1.3 Pin Configuration................................................................................................. 9.1.4 Register Configuration......................................................................................... Register Descriptions ........................................................................................................ 9.2.1 Timer Counters (8TCNT) .................................................................................... 9.2.2 Time Constant Registers A (TCORA) ................................................................. 9.2.3 Time Constant Registers B (TCORB) ................................................................. 9.2.4 Timer Control Register (8TCR)........................................................................... 9.2.5 Timer Control/Status Registers (8TCSR) ............................................................ CPU Interface.................................................................................................................... 9.3.1 8-Bit Registers ..................................................................................................... Operation .......................................................................................................................... 9.4.1 8TCNT Count Timing.......................................................................................... 9.4.2 Compare Match Timing....................................................................................... 9.4.3 Input Capture Signal Timing ............................................................................... 9.4.4 Timing of Status Flag Setting .............................................................................. 9.4.5 Operation with Cascaded Connection.................................................................. 9.4.6 Input Capture Setting ........................................................................................... Interrupt ............................................................................................................................ 9.5.1 Interrupt Sources.................................................................................................. 9.5.2 A/D Converter Activation.................................................................................... 8-Bit Timer Application Example..................................................................................... Usage Notes ...................................................................................................................... 9.7.1 Contention between 8TCNT Write and Clear...................................................... 9.7.2 Contention between 8TCNT Write and Increment .............................................. 9.7.3 Contention between TCOR Write and Compare Match ...................................... 9.7.4 Contention between TCOR Read and Input Capture ........................................... 9.7.5 Contention between Counter Clearing by Input Capture and Counter Increment ............................................................................................................. 9.7.6 Contention between TCOR Write and Input Capture .......................................... 9.7.7 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode (Cascaded Connection) ........................................................................................ 9.7.8 Contention between Compare Matches A and B ................................................. 9.7.9 8TCNT Operation and Internal Clock Source Switchover ..................................
246 247 248 248 249 250 251 254 259 259 261 261 262 263 264 265 268 269 269 270 271 272 272 273 274 275 276 277 278 279 279
Section 10 Programmable Timing Pattern Controller (TPC) ................................. 283
10.1 Overview........................................................................................................................... 10.1.1 Features................................................................................................................ 10.1.2 Block Diagram..................................................................................................... 10.1.3 Pin Configuration................................................................................................. 10.1.4 Register Configuration.........................................................................................
Rev.4.00 Aug. 20, 2007 Page xxii of xliv REJ09B0395-0400
283 283 284 285 286
10.2 Register Descriptions ........................................................................................................ 10.2.1 Port A Data Direction Register (PADDR) ........................................................... 10.2.2 Port A Data Register (PADR) .............................................................................. 10.2.3 Port B Data Direction Register (PBDDR)............................................................ 10.2.4 Port B Data Register (PBDR) .............................................................................. 10.2.5 Next Data Register A (NDRA) ............................................................................ 10.2.6 Next Data Register B (NDRB)............................................................................. 10.2.7 Next Data Enable Register A (NDERA).............................................................. 10.2.8 Next Data Enable Register B (NDERB) .............................................................. 10.2.9 TPC Output Control Register (TPCR) ................................................................. 10.2.10 TPC Output Mode Register (TPMR) ................................................................... 10.3 Operation........................................................................................................................... 10.3.1 Overview.............................................................................................................. 10.3.2 Output Timing...................................................................................................... 10.3.3 Normal TPC Output............................................................................................. 10.3.4 Non-Overlapping TPC Output ............................................................................. 10.3.5 TPC Output Triggering by Input Capture ............................................................ 10.4 Usage Notes ...................................................................................................................... 10.4.1 Operation of TPC Output Pins ............................................................................. 10.4.2 Note on Non-Overlapping Output........................................................................
287 287 287 288 288 289 291 293 294 295 298 300 300 301 302 304 306 307 307 307
Section 11 Watchdog Timer............................................................................................. 309
11.1 Overview........................................................................................................................... 11.1.1 Features................................................................................................................ 11.1.2 Block Diagram ..................................................................................................... 11.1.3 Pin Configuration................................................................................................. 11.1.4 Register Configuration......................................................................................... 11.2 Register Descriptions ........................................................................................................ 11.2.1 Timer Counter (TCNT)........................................................................................ 11.2.2 Timer Control/Status Register (TCSR) ................................................................ 11.2.3 Reset Control/Status Register (RSTCSR) ............................................................ 11.2.4 Notes on Register Access..................................................................................... 11.3 Operation........................................................................................................................... 11.3.1 Watchdog Timer Operation ................................................................................. 11.3.2 Interval Timer Operation ..................................................................................... 11.3.3 Timing of Setting of Overflow Flag (OVF) ......................................................... 11.3.4 Timing of Setting of Watchdog Timer Reset Bit (WRST) .................................. 11.4 Interrupts ........................................................................................................................... 11.5 Usage Notes ...................................................................................................................... 309 309 310 310 311 311 311 312 314 315 317 317 318 318 319 320 320
Rev.4.00 Aug. 20, 2007, Page xxiii of xliv REJ09B0395-0400
Section 12 Serial Communication Interface ................................................................ 321
12.1 Overview........................................................................................................................... 12.1.1 Features................................................................................................................ 12.1.2 Block Diagram..................................................................................................... 12.1.3 Pin Configuration................................................................................................. 12.1.4 Register Configuration......................................................................................... 12.2 Register Descriptions ........................................................................................................ 12.2.1 Receive Shift Register (RSR) .............................................................................. 12.2.2 Receive Data Register (RDR) .............................................................................. 12.2.3 Transmit Shift Register (TSR) ............................................................................. 12.2.4 Transmit Data Register (TDR)............................................................................. 12.2.5 Serial Mode Register (SMR) ............................................................................... 12.2.6 Serial Control Register (SCR).............................................................................. 12.2.7 Serial Status Register (SSR) ................................................................................ 12.2.8 Bit Rate Register (BRR) ...................................................................................... 12.3 Operation .......................................................................................................................... 12.3.1 Overview.............................................................................................................. 12.3.2 Operation in Asynchronous Mode ....................................................................... 12.3.3 Multiprocessor Communication........................................................................... 12.3.4 Synchronous Operation........................................................................................ 12.4 SCI Interrupts.................................................................................................................... 12.5 Usage Notes ...................................................................................................................... 12.5.1 Notes on Use of SCI ............................................................................................ 321 321 323 324 325 326 326 326 327 327 328 332 337 342 350 350 353 362 369 377 378 378
Section 13 Smart Card Interface ..................................................................................... 383
13.1 Overview........................................................................................................................... 13.1.1 Features................................................................................................................ 13.1.2 Block Diagram..................................................................................................... 13.1.3 Pin Configuration................................................................................................. 13.1.4 Register Configuration......................................................................................... 13.2 Register Descriptions ........................................................................................................ 13.2.1 Smart Card Mode Register (SCMR) .................................................................... 13.2.2 Serial Status Register (SSR) ................................................................................ 13.2.3 Serial Mode Register (SMR) ............................................................................... 13.2.4 Serial Control Register (SCR).............................................................................. 13.3 Operation .......................................................................................................................... 13.3.1 Overview.............................................................................................................. 13.3.2 Pin Connections ................................................................................................... 13.3.3 Data Format ......................................................................................................... 13.3.4 Register Settings ..................................................................................................
Rev.4.00 Aug. 20, 2007 Page xxiv of xliv REJ09B0395-0400
383 383 384 385 385 386 386 388 389 390 391 391 391 392 394
13.3.5 Clock.................................................................................................................... 396 13.3.6 Transmitting and Receiving Data......................................................................... 398 13.4 Usage Notes ...................................................................................................................... 406
Section 14 A/D Converter................................................................................................. 411
14.1 Overview........................................................................................................................... 14.1.1 Features................................................................................................................ 14.1.2 Block Diagram ..................................................................................................... 14.1.3 Pin Configuration................................................................................................. 14.1.4 Register Configuration......................................................................................... 14.2 Register Descriptions ........................................................................................................ 14.2.1 A/D Data Registers A to D (ADDRA to ADDRD).............................................. 14.2.2 A/D Control/Status Register (ADCSR) ............................................................... 14.2.3 A/D Control Register (ADCR) ............................................................................ 14.3 CPU Interface.................................................................................................................... 14.4 Operation........................................................................................................................... 14.4.1 Single Mode (SCAN = 0)..................................................................................... 14.4.2 Scan Mode (SCAN = 1) ....................................................................................... 14.4.3 Input Sampling and A/D Conversion Time.......................................................... 14.4.4 External Trigger Input Timing ............................................................................. 14.5 Interrupts ........................................................................................................................... 14.6 Usage Notes ...................................................................................................................... 411 411 412 413 414 415 415 416 418 419 421 421 423 425 427 427 428
Section 15 D/A Converter................................................................................................. 435
15.1 Overview........................................................................................................................... 15.1.1 Features................................................................................................................ 15.1.2 Block Diagram ..................................................................................................... 15.1.3 Pin Configuration................................................................................................. 15.1.4 Register Configuration......................................................................................... 15.2 Register Descriptions ........................................................................................................ 15.2.1 D/A Data Registers 0 and 1 (DADR0, DADR1).................................................. 15.2.2 D/A Control Register (DACR) ............................................................................ 15.2.3 D/A Standby Control Register (DASTCR) .......................................................... 15.3 Operation........................................................................................................................... 15.4 D/A Output Control .......................................................................................................... 435 435 436 437 437 438 438 438 440 440 442
Section 16 RAM .................................................................................................................. 443
16.1 Overview........................................................................................................................... 443 16.1.1 Block Diagram ..................................................................................................... 444 16.1.2 Register Configuration......................................................................................... 444
Rev.4.00 Aug. 20, 2007, Page xxv of xliv REJ09B0395-0400
16.2 System Control Register (SYSCR) ................................................................................... 445 16.3 Operation .......................................................................................................................... 446
Section 17 Clock Pulse Generator .................................................................................. 447
17.1 Overview........................................................................................................................... 17.1.1 Block Diagram..................................................................................................... 17.2 Oscillator Circuit............................................................................................................... 17.2.1 Connecting a Crystal Resonator........................................................................... 17.2.2 External Clock Input............................................................................................ 17.3 Duty Adjustment Circuit................................................................................................... 17.4 Prescalers .......................................................................................................................... 17.5 Frequency Divider ............................................................................................................ 17.5.1 Register Configuration......................................................................................... 17.5.2 Division Control Register (DIVCR) .................................................................... 17.5.3 Usage Notes ......................................................................................................... 447 448 449 449 451 454 454 454 454 455 456
Section 18 Power-Down State ......................................................................................... 457
18.1 Overview........................................................................................................................... 457 18.2 Register Configuration...................................................................................................... 459 18.2.1 System Control Register (SYSCR) ...................................................................... 459 18.2.2 Module Standby Control Register H (MSTCRH)................................................ 461 18.2.3 Module Standby Control Register L (MSTCRL)................................................. 462 18.3 Sleep Mode ....................................................................................................................... 464 18.3.1 Transition to Sleep Mode..................................................................................... 464 18.3.2 Exit from Sleep Mode.......................................................................................... 464 18.4 Software Standby Mode.................................................................................................... 464 18.4.1 Transition to Software Standby Mode ................................................................. 464 18.4.2 Exit from Software Standby Mode ...................................................................... 465 18.4.3 Selection of Waiting Time for Exit from Software Standby Mode...................... 465 18.4.4 Sample Application of Software Standby Mode.................................................. 467 18.4.5 Note...................................................................................................................... 467 18.5 Hardware Standby Mode .................................................................................................. 468 18.5.1 Transition to Hardware Standby Mode................................................................ 468 18.5.2 Exit from Hardware Standby Mode ..................................................................... 468 18.5.3 Timing for Hardware Standby Mode ................................................................... 468 18.6 Module Standby Function................................................................................................. 469 18.6.1 Module Standby Timing ...................................................................................... 469 18.6.2 Read/Write in Module Standby............................................................................ 469 18.6.3 Usage Notes ......................................................................................................... 469 18.7 System Clock Output Disabling Function......................................................................... 470
Rev.4.00 Aug. 20, 2007 Page xxvi of xliv REJ09B0395-0400
Section 19 Electrical Characteristics.............................................................................. 471
19.1 19.2 19.3 19.4 19.5 19.6 Absolute Maximum Ratings ............................................................................................. DC Characteristics ............................................................................................................ AC Characteristics ............................................................................................................ A/D Conversion Characteristics........................................................................................ D/A Conversion Characteristics........................................................................................ Operational Timing ........................................................................................................... 19.6.1 Clock Timing ....................................................................................................... 19.6.2 Control Signal Timing ......................................................................................... 19.6.3 Bus Timing .......................................................................................................... 19.6.4 TPC and I/O Port Timing..................................................................................... 19.6.5 Timer Input/Output Timing ................................................................................. 19.6.6 SCI Input/Output Timing ..................................................................................... 471 472 479 485 487 488 488 489 491 495 495 496
Appendix A Instruction Set .............................................................................................. 497
A.1 A.2 A.3 Instruction List .................................................................................................................. 497 Operation Code Maps ....................................................................................................... 512 Number of States Required for Execution ........................................................................ 515
Appendix B Internal I/O Registers ................................................................................. 525
B.1 B.2 Address List ...................................................................................................................... 525 Functions........................................................................................................................... 540
Appendix C I/O Port Block Diagrams........................................................................... 598
C.1 C.2 C.3 C.4 C.5 C.6 C.7 Port 4 Block Diagram ....................................................................................................... Port 6 Block Diagrams...................................................................................................... Port 7 Block Diagrams...................................................................................................... Port 8 Block Diagrams...................................................................................................... Port 9 Block Diagrams...................................................................................................... Port A Block Diagrams ..................................................................................................... Port B Block Diagrams ..................................................................................................... 598 599 603 604 608 614 617
Appendix D Pin States ....................................................................................................... 623
D.1 D.2 Port States in Each Mode .................................................................................................. 623 Pin States at Reset ............................................................................................................. 626
Appendix E Timing of Transition to and Recovery from Hardware Standby Mode ............................................................................................... 628 Appendix F Product Code Lineup .................................................................................. 629
Rev.4.00 Aug. 20, 2007, Page xxvii of xliv REJ09B0395-0400
Appendix G Package Dimensions .................................................................................. 630 Appendix H Comparison of H8/300H Series Product Specifications.................. 632
H.1 H.2 Differences between H8/3067 and H8/3062 Group, H8/3048 Group, H8/3006 and H8/3007, and H8/3008 ................................................................................ 632 Comparison of Pin Functions of 100-Pin Package Products (FP-100B, TFP-100B) ....... 635
Rev.4.00 Aug. 20, 2007 Page xxviii of xliv REJ09B0395-0400
Figures
Section 1 Overview Figure 1.1 Block Diagram ................................................................................................... Figure 1.2 Pin Arrangement of H8/3008 (FP-100B or TFP-100B Package, Top View) ..... Section 2 CPU Figure 2.1 CPU Operating Modes ....................................................................................... Figure 2.2 Memory Map...................................................................................................... Figure 2.3 CPU Registers .................................................................................................... Figure 2.4 Usage of General Registers ................................................................................ Figure 2.5 Stack ................................................................................................................... Figure 2.6 General Register Data Formats (1) ..................................................................... Figure 2.7 General Register Data Formats (2) ..................................................................... Figure 2.8 Memory Data Formats........................................................................................ Figure 2.9 Instruction Formats............................................................................................. Figure 2.10 Memory-Indirect Branch Address Specification ................................................ Figure 2.11 Processing States ................................................................................................ Figure 2.12 Classification of Exception Sources ................................................................... Figure 2.13 State Transitions ................................................................................................. Figure 2.14 Stack Structure after Exception Handling .......................................................... Figure 2.15 On-Chip Memory Access Cycle......................................................................... Figure 2.16 Pin States during On-Chip Memory Access (Address Update Mode 1)............. Figure 2.17 Access Cycle for On-Chip Supporting Modules ................................................ Figure 2.18 Pin States during Access to On-Chip Supporting Modules ................................ 5 7
18 19 20 21 22 24 25 26 39 43 47 48 49 50 52 52 53 53
Section 3 MCU Operating Modes Figure 3.1 Memory Map of H8/3008 in Each Operating Mode........................................... 63 Section 4 Exception Handling Figure 4.1 Exception Sources .............................................................................................. Figure 4.2 Reset Sequence (Modes 1 and 3)........................................................................ Figure 4.3 Reset Sequence (Modes 2 and 4)........................................................................ Figure 4.4 Interrupt Sources and Number of Interrupts....................................................... Figure 4.5 Stack after Completion of Exception Handling.................................................. Figure 4.6 Operation when SP Value is Odd .......................................................................
66 69 70 71 72 74
Section 5 Interrupt Controller Figure 5.1 Interrupt Controller Block Diagram ................................................................... 76 Figure 5.2 Block Diagram of Interrupts IRQ5 to IRQ0 ......................................................... 87
Rev.4.00 Aug. 20, 2007, Page xxix of xliv REJ09B0395-0400
Figure 5.3 Figure 5.4 Figure 5.5 Figure 5.6 Figure 5.7 Figure 5.8
Timing of Setting of IRQnF ............................................................................... Process Up to Interrupt Acceptance when UE = 1 ............................................. Interrupt Masking State Transitions (Example) ................................................. Process Up to Interrupt Acceptance when UE = 0 ............................................. Interrupt Exception Handling Sequence............................................................. Contention between Interrupt and Interrupt-Disabling Instruction ....................
88 93 95 96 97 99
Section 6 Bus Controller Figure 6.1 Block Diagram of Bus Controller....................................................................... Figure 6.2 Access Area Map for Each Operating Mode...................................................... Figure 6.3 Memory Map in 16-Mbyte Mode....................................................................... Figure 6.4 CSn Signal Output Timing (n = 0 to 7) .............................................................. Figure 6.5 Sample Address Output in Each Address Update Mode (Basic Bus Interface, 3-State Space) .................................................................. Figure 6.6 Example of Consecutive External Space Accesses in Address Update Mode 2 ............................................................................................................... Figure 6.7 Access Sizes and Data Alignment Control (8-Bit Access Area) ........................ Figure 6.8 Access Sizes and Data Alignment Control (16-Bit Access Area) ...................... Figure 6.9 Bus Control Signal Timing for 8-Bit, Three-State-Access Area ........................ Figure 6.10 Bus Control Signal Timing for 8-Bit, Two-State-Access Area .......................... Figure 6.11 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (1) (Byte Access to Even Address) .......................................................................... Figure 6.12 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (2) (Byte Access to Odd Address) ........................................................................... Figure 6.13 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (3) (Word Access).................................................................................................... Figure 6.14 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (1) (Byte Access to Even Address) .......................................................................... Figure 6.15 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (2) (Byte Access to Odd Address) ........................................................................... Figure 6.16 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (3) (Word Access).................................................................................................... Figure 6.17 Example of Wait State Insertion Timing............................................................ Figure 6.18 Example of Idle Cycle Operation (ICIS1 = 1).................................................... Figure 6.19 Example of Idle Cycle Operation (ICIS0 = 1).................................................... Figure 6.20 Example of Idle Cycle Operation ....................................................................... Figure 6.21 Example of External Bus Master Operation....................................................... Figure 6.22 ASTCR Write Timing ........................................................................................ Figure 6.23 DDR Write Timing............................................................................................. Figure 6.24 BRCR Write Timing ..........................................................................................
Rev.4.00 Aug. 20, 2007 Page xxx of xliv REJ09B0395-0400
102 116 117 120 120 121 122 123 125 126 127 128 129 130 131 132 133 134 135 136 138 139 139 140
Section 7 I/O Ports Figure 7.1 Port 4 Pin Configuration..................................................................................... 144 Figure 7.2 Port 6 Pin Configuration..................................................................................... 148 Figure 7.3 Port 7 Pin Configuration..................................................................................... 151 Figure 7.4 Port 8 Pin Configuration..................................................................................... 153 Figure 7.5 Port 9 Pin Configuration..................................................................................... 156 Figure 7.6 Port A Pin Configuration.................................................................................... 162 Figure 7.7 Port B Pin Configuration .................................................................................... 172 Section 8 16-Bit Timer Figure 8.1 16-bit timer Block Diagram (Overall) ................................................................ Figure 8.2 Block Diagram of Channels 0 and 1................................................................... Figure 8.3 Block Diagram of Channel 2 .............................................................................. Figure 8.4 16TCNT Access Operation [CPU 16TCNT (Word)] .................................... Figure 8.5 Access to Timer Counter (CPU Reads 16TCNT, Word).................................... Figure 8.6 Access to Timer Counter H (CPU Writes to 16TCNTH, Upper Byte)............... Figure 8.7 Access to Timer Counter L (CPU Writes to 16TCNTL, Lower Byte) ............... Figure 8.8 Access to Timer Counter H (CPU Reads 16TCNTH, Upper Byte).................... Figure 8.9 Access to Timer Counter L (CPU Reads 16TCNTL, Lower Byte) .................... Figure 8.10 16TCR Access (CPU Writes to 16TCR) ............................................................ Figure 8.11 16TCR Access (CPU Reads 16TCR) ................................................................. Figure 8.12 Counter Setup Procedure (Example) .................................................................. Figure 8.13 Free-Running Counter Operation ....................................................................... Figure 8.14 Periodic Counter Operation ................................................................................ Figure 8.15 Count Timing for Internal Clock Sources .......................................................... Figure 8.16 Count Timing for External Clock Sources (when Both Edges are Detected)..... Figure 8.17 Setup Procedure for Waveform Output by Compare Match (Example)............. Figure 8.18 0 and 1 Output (TOA = 1, TOB = 0) .................................................................. Figure 8.19 Toggle Output (TOA = 1, TOB = 0) .................................................................. Figure 8.20 Output Compare Output Timing......................................................................... Figure 8.21 Setup Procedure for Input Capture (Example) ................................................... Figure 8.22 Input Capture (Example) .................................................................................... Figure 8.23 Input Capture Signal Timing .............................................................................. Figure 8.24 Setup Procedure for Synchronization (Example) ............................................... Figure 8.25 Synchronization (Example) ................................................................................ Figure 8.26 Setup Procedure for PWM Mode (Example)...................................................... Figure 8.27 PWM Mode (Example 1) ................................................................................... Figure 8.28 PWM Mode (Example 2) ................................................................................... Figure 8.29 Setup Procedure for Phase Counting Mode (Example) ...................................... Figure 8.30 Operation in Phase Counting Mode (Example)..................................................
179 180 181 206 206 207 207 207 208 208 209 210 211 212 212 213 213 214 214 215 216 216 217 218 219 220 221 222 223 224
Rev.4.00 Aug. 20, 2007, Page xxxi of xliv REJ09B0395-0400
Figure 8.31 Figure 8.32 Figure 8.33 Figure 8.34 Figure 8.35 Figure 8.36 Figure 8.37 Figure 8.38 Figure 8.39 Figure 8.40 Figure 8.41 Figure 8.42 Figure 8.43 Figure 8.44
Phase Difference, Overlap, and Pulse Width in Phase Counting Mode ............. Timing for Setting 16-Bit Timer Output Level by Writing to TOLR................. Timing of Setting of IMFA and IMFB by Compare Match ............................... Timing of Setting of IMFA and IMFB by Input Capture................................... Timing of Setting of OVF .................................................................................. Timing of Clearing of Status Flags .................................................................... Contention between 16TCNT Write and Clear .................................................. Contention between 16TCNT Word Write and Increment................................. Contention between 16TCNT Byte Write and Increment .................................. Contention between General Register Write and Compare Match..................... Contention between 16TCNT Write and Overflow............................................ Contention between General Register Read and Input Capture ......................... Contention between Counter Clearing by Input Capture and Counter Increment............................................................................................................ Contention between General Register Write and Input Capture ........................
224 225 226 227 228 228 230 231 232 233 234 235 236 237
Section 9 8-Bit Timers Figure 9.1 Block Diagram of 8-Bit Timer Unit (Two Channels: Group 0) ......................... Figure 9.2 8TCNT Access Operation (CPU Writes to 8TCNT, Word) ............................... Figure 9.3 8TCNT Access Operation (CPU Reads 8TCNT, Word).................................... Figure 9.4 8TCNT0 Access Operation (CPU Writes to 8TCNT0, Upper Byte).................. Figure 9.5 8TCNT1 Access Operation (CPU Writes to 8TCNT1, Lower Byte) ................. Figure 9.6 8TCNT0 Access Operation (CPU Reads 8TCNT0, Upper Byte)....................... Figure 9.7 8TCNT1 Access Operation (CPU Reads 8TCNT1, Lower Byte) ...................... Figure 9.8 Count Timing for Internal Clock Input............................................................... Figure 9.9 Count Timing for External Clock Input (Both-Edge Detection) ........................ Figure 9.10 Timing of Timer Output ..................................................................................... Figure 9.11 Timing of Clear by Compare Match................................................................... Figure 9.12 Timing of Clear by Input Capture ...................................................................... Figure 9.13 Timing of Input Capture Input Signal ................................................................ Figure 9.14 CMF Flag Setting Timing when Compare Match Occurs.................................. Figure 9.15 CMFB Flag Setting Timing when Input Capture Occurs ................................... Figure 9.16 Timing of OVF Setting....................................................................................... Figure 9.17 Example of Pulse Output.................................................................................... Figure 9.18 Contention between 8TCNT Write and Clear .................................................... Figure 9.19 Contention between 8TCNT Write and Increment............................................. Figure 9.20 Contention between TCOR Write and Compare Match..................................... Figure 9.21 Contention between TCOR Read and Input Capture.......................................... Figure 9.22 Contention between Counter Clearing by Input Capture and Counter Increment............................................................................................................
Rev.4.00 Aug. 20, 2007 Page xxxii of xliv REJ09B0395-0400
245 259 259 259 260 260 260 261 262 262 263 263 264 264 265 265 271 272 273 274 275 276
Figure 9.23 Figure 9.24
Contention between TCOR Write and Input Capture......................................... 277 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode................................................................................................................... 278
Section 10 Programmable Timing Pattern Controller (TPC) Figure 10.1 TPC Block Diagram ........................................................................................... Figure 10.2 TPC Output Operation........................................................................................ Figure 10.3 Timing of Transfer of Next Data Register Contents and Output (Example) ...... Figure 10.4 Setup Procedure for Normal TPC Output (Example)......................................... Figure 10.5 Normal TPC Output Example (Five-Phase Pulse Output) ................................. Figure 10.6 Setup Procedure for Non-Overlapping TPC Output (Example) ......................... Figure 10.7 Non-Overlapping TPC Output Example (Four-Phase Complementary Non-Overlapping Pulse Output) ......................... Figure 10.8 TPC Output Triggering by Input Capture (Example)......................................... Figure 10.9 Non-Overlapping TPC Output............................................................................ Figure 10.10 Non-Overlapping Operation and NDR Write Timing ........................................ Section 11 Watchdog Timer Figure 11.1 WDT Block Diagram ......................................................................................... Figure 11.2 Format of Data Written to TCNT and TCSR ..................................................... Figure 11.3 Format of Data Written to RSTCSR................................................................... Figure 11.4 Operation in Watchdog Timer Mode.................................................................. Figure 11.5 Interval Timer Operation.................................................................................... Figure 11.6 Timing of Setting of OVF .................................................................................. Figure 11.7 Timing of Setting of WRST Bit and Internal Reset............................................ Figure 11.8 Contention between TCNT Write and Count up ................................................ Section 12 Serial Communication Interface Figure 12.1 SCI Block Diagram ............................................................................................ Figure 12.2 Data Format in Asynchronous Communication (Example: 8-Bit Data with Parity and 2 Stop Bits) ............................................ Figure 12.3 Phase Relationship between Output Clock and Serial Data (Asynchronous Mode) ........................................................................................ Figure 12.4 Sample Flowchart for SCI Initialization............................................................. Figure 12.5 Sample Flowchart for Transmitting Serial Data ................................................. Figure 12.6 Example of SCI Transmit Operation in Asynchronous Mode (8-Bit Data with Parity and One Stop Bit).......................................................... Figure 12.7 Sample Flowchart for Receiving Serial Data ..................................................... Figure 12.8 Example of SCI Receive Operation (8-Bit Data with Parity and One Stop Bit)..........................................................
284 300 301 302 303 304 305 306 307 308
310 315 316 317 318 318 319 320
323 353 355 356 357 358 359 362
Rev.4.00 Aug. 20, 2007, Page xxxiii of xliv REJ09B0395-0400
Figure 12.9 Figure 12.10 Figure 12.11 Figure 12.12 Figure 12.13 Figure 12.14 Figure 12.15 Figure 12.16 Figure 12.17 Figure 12.18 Figure 12.19 Figure 12.20 Figure 12.21 Figure 12.22 Figure 12.23 Figure 12.24
Example of Communication among Processors using Multiprocessor Format (Sending Data H'AA to Receiving Processor A)................................................ Sample Flowchart for Transmitting Multiprocessor Serial Data........................ Example of SCI Transmit Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit) ..................................... Sample Flowchart for Receiving Multiprocessor Serial Data ............................ Example of SCI Receive Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit) ..................................... Data Format in Synchronous Communication ................................................... Sample Flowchart for SCI Initialization............................................................. Sample Flowchart for Serial Transmitting ......................................................... Example of SCI Transmit Operation .................................................................. Sample Flowchart for Serial Receiving.............................................................. Example of SCI Receive Operation ................................................................... Sample Flowchart for Simultaneous Serial Transmitting and Receiving ........... Receive Data Sampling Timing in Asynchronous Mode ................................... Example of Synchronous Transmission ............................................................. Operation when Switching from SCK Pin Function to Port Pin Function ......... Operation when Switching from SCK Pin Function to Port Pin Function (Example of Preventing Low-Level Output)......................................................
363 364 365 366 368 369 370 371 372 373 375 376 379 380 381 382
Section 13 Smart Card Interface Figure 13.1 Block Diagram of Smart Card Interface............................................................. Figure 13.2 Smart Card Interface Connection Diagram ........................................................ Figure 13.3 Smart Card Interface Data Format ..................................................................... Figure 13.4 Timing of TEND Flag Setting............................................................................ Figure 13.5 Sample Transmission Processing Flowchart ...................................................... Figure 13.6 Relation Between Transmit Operation and Internal Registers ........................... Figure 13.7 Timing of TEND Flag Setting............................................................................ Figure 13.8 Sample Reception Processing Flowchart ........................................................... Figure 13.9 Timing for Fixing Cock Output.......................................................................... Figure 13.10 Procedure for Stopping and Restarting the Clock .............................................. Figure 13.11 Receive Data Sampling Timing in Smart Card Interface Mode......................... Figure 13.12 Retransmission in SCI Receive Mode ................................................................ Figure 13.13 Retransmission in SCI Transmit Mode ..............................................................
384 392 393 399 400 401 401 402 403 405 406 408 408
Section 14 A/D Converter Figure 14.1 A/D Converter Block Diagram........................................................................... 412 Figure 14.2 A/D Data Register Access Operation (Reading H'AA40) .................................. 420 Figure 14.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) ....... 422
Rev.4.00 Aug. 20, 2007 Page xxxiv of xliv REJ09B0395-0400
Figure 14.4 Figure 14.5 Figure 14.6 Figure 14.7 Figure 14.8 Figure 14.9 Figure 14.10 Figure 14.11
Example of A/D Converter Operation (Scan Mode, Channels AN0 to AN2 Selected) .................................................... A/D Conversion Timing ..................................................................................... External Trigger Input Timing ........................................................................... Example of Analog Input Protection Circuit ...................................................... Analog Input Pin Equivalent Circuit .................................................................. A/D Converter Accuracy Definitions (1) ........................................................... A/D Converter Accuracy Definitions (2) ........................................................... Analog Input Circuit (Example) .........................................................................
424 426 427 429 429 431 432 433
Section 15 D/A Converter Figure 15.1 D/A Converter Block Diagram........................................................................... 436 Figure 15.2 Example of D/A Converter Operation................................................................ 441 Section 16 RAM Figure 16.1 RAM Block Diagram ......................................................................................... 444 Section 17 Clock Pulse Generator Figure 17.1 Block Diagram of Clock Pulse Generator .......................................................... Figure 17.2 Connection of Crystal Resonator (Example) ...................................................... Figure 17.3 Crystal Resonator Equivalent Circuit ................................................................. Figure 17.4 Oscillator Circuit Block Board Design Precautions ........................................... Figure 17.5 External Clock Input (Examples) ....................................................................... Figure 17.6 External Clock Input Timing.............................................................................. Figure 17.7 External Clock Output Settling Delay Timing ...................................................
448 449 450 451 451 453 453
Section 18 Power-Down State Figure 18.1 NMI Timing for Software Standby Mode (Example) ........................................ 467 Figure 18.2 Hardware Standby Mode Timing ....................................................................... 469 Figure 18.3 Starting and Stopping of System Clock Output.................................................. 470 Section 19 Electrical Characteristics Figure 19.1 Darlington Pair Drive Circuit (Example) ........................................................... Figure 19.2 Output Load Circuit............................................................................................ Figure 19.3 Oscillator Settling Timing .................................................................................. Figure 19.4 Reset Input Timing ............................................................................................. Figure 19.5 Reset Output Timing .......................................................................................... Figure 19.6 Interrupt Input Timing........................................................................................ Figure 19.7 Basic Bus Cycle: Two-State Access................................................................... Figure 19.8 Basic Bus Cycle: Three-State Access.................................................................
478 484 488 489 489 490 492 493
Rev.4.00 Aug. 20, 2007, Page xxxv of xliv REJ09B0395-0400
Figure 19.9 Figure 19.10 Figure 19.11 Figure 19.12 Figure 19.13 Figure 19.14 Figure 19.15
Basic Bus Cycle: Three-State Access with One Wait State ............................... Bus-Release Mode Timing ................................................................................. TPC and I/O Port Input/Output Timing.............................................................. Timer Input/Output Timing................................................................................ Timer External Clock Input Timing ................................................................... SCI Input Clock Timing ..................................................................................... SCI Input/Output Timing in Synchronous Mode ...............................................
494 494 495 495 496 496 496
Appendix C I/O Port Block Diagrams Figure C.1 Port 4 Block Diagram......................................................................................... Figure C.2 (a) Port 6 Block Diagram (Pin P60).......................................................................... Figure C.2 (b) Port 6 Block Diagram (Pin P61).......................................................................... Figure C.2 (c) Port 6 Block Diagram (Pin P62).......................................................................... Figure C.2 (d) Port 6 Block Diagram (Pin P67).......................................................................... Figure C.3 (a) Port 7 Block Diagram (Pins P70 to P75).............................................................. Figure C.3 (b) Port 7 Block Diagram (Pins P76 and P77) ........................................................... Figure C.4 (a) Port 8 Block Diagram (Pin P80).......................................................................... Figure C.4 (b) Port 8 Block Diagram (Pins P81 and P82) ........................................................... Figure C.4 (c) Port 8 Block Diagram (Pin P83).......................................................................... Figure C.4 (d) Port 8 Block Diagram (Pin P84).......................................................................... Figure C.5 (a) Port 9 Block Diagram (Pin P90).......................................................................... Figure C.5 (b) Port 9 Block Diagram (Pin P91).......................................................................... Figure C.5 (c) Port 9 Block Diagram (Pin P92).......................................................................... Figure C.5 (d) Port 9 Block Diagram (Pin P93).......................................................................... Figure C.5 (e) Port 9 Block Diagram (Pin P94).......................................................................... Figure C.5 (f) Port 9 Block Diagram (Pin P95).......................................................................... Figure C.6 (a) Port A Block Diagram (Pins PA0 and PA1)......................................................... Figure C.6 (b) Port A Block Diagram (Pins PA2 and PA3)......................................................... Figure C.6 (c) Port A Block Diagram (Pins PA4 to PA7) ........................................................... Figure C.7 (a) Port B Block Diagram (Pins PB0 and PB2) ......................................................... Figure C.7 (b) Port B Block Diagram (Pins PB1 and PB3) ......................................................... Figure C.7 (c) Port B Block Diagram (Pin PB4) ........................................................................ Figure C.7 (d) Port B Block Diagram (Pin PB5) ........................................................................ Figure C.7 (e) Port B Block Diagram (Pin PB6) ........................................................................ Figure C.7 (f) Port B Block Diagram (Pin PB7) ........................................................................
598 599 600 601 602 603 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
Appendix D Pin States Figure D.1 Reset during Memory Access (Modes 1 and 2).................................................. 626 Figure D.2 Reset during Memory Access (Modes 3 and 4).................................................. 627
Rev.4.00 Aug. 20, 2007 Page xxxvi of xliv REJ09B0395-0400
Appendix G Package Dimensions Figure G.1 Package Dimensions (FP-100B)......................................................................... 630 Figure G.2 Package Dimensions (TFP-100B) ...................................................................... 631
Rev.4.00 Aug. 20, 2007, Page xxxvii of xliv REJ09B0395-0400
Rev.4.00 Aug. 20, 2007 Page xxxviii of xliv REJ09B0395-0400
Tables
Section 1 Overview Table 1.1 Features .............................................................................................................. 2 Table 1.2 Comparison of H8/3008 Pin Arrangements ....................................................... 6 Table 1.3 Pin Functions...................................................................................................... 8 Table 1.4 Pin Assignments in Each Mode (FP-100B, TFP-100B) ..................................... 12 Section 2 CPU Table 2.1 Instruction Classification.................................................................................... Table 2.2 Instructions and Addressing Modes ................................................................... Table 2.3 Data Transfer Instructions .................................................................................. Table 2.4 Arithmetic Operation Instructions ...................................................................... Table 2.5 Logic Operation Instructions .............................................................................. Table 2.6 Shift Instructions ................................................................................................ Table 2.7 Bit Manipulation Instructions............................................................................. Table 2.8 Branching Instructions........................................................................................ Table 2.9 System Control Instructions ............................................................................... Table 2.10 Block Transfer Instruction.................................................................................. Table 2.11 Addressing Modes.............................................................................................. Table 2.12 Absolute Address Access Ranges....................................................................... Table 2.13 Effective Address Calculation ............................................................................ Table 2.14 Exception Handling Types and Priority .............................................................
27 28 30 31 33 33 34 36 37 38 41 42 44 48
Section 3 MCU Operating Modes Operating Mode Selection .................................................................................. 55 Table 3.1 Table 3.2 Registers ............................................................................................................. 56 Table 3.3 Pin Functions in Each Mode............................................................................... 61 Section 4 Exception Handling Table 4.1 Exception Types and Priority ............................................................................. 65 Table 4.2 Exception Vector Table...................................................................................... 67 Section 5 Interrupt Controller Interrupt Pins ...................................................................................................... Table 5.1 Table 5.2 Interrupt Controller Registers............................................................................. Table 5.3 Interrupt Sources, Vector Addresses, and Priority ............................................. Table 5.4 UE, I, and UI Bit Settings and Interrupt Handling ............................................. Table 5.5 Interrupt Response Time ....................................................................................
77 77 89 92 98
Rev.4.00 Aug. 20, 2007, Page xxxix of xliv REJ09B0395-0400
Section 6 Bus Controller Bus Controller Pins ............................................................................................ Table 6.1 Table 6.2 Bus Controller Registers .................................................................................... Table 6.3 Bus Specifications for Each Area (Basic Bus Interface) .................................... Table 6.4 Data Buses Used and Valid Strobes ................................................................... Table 6.5 Pin States in Idle Cycle ......................................................................................
103 104 119 124 136
Section 7 I/O Ports Table 7.1 Port Functions .................................................................................................... 141 Table 7.2 Port 4 Registers .................................................................................................. 145 Table 7.3 Input Pull-Up MOS Transistor States (Port 4) ................................................... 147 Table 7.4 Port 6 Registers .................................................................................................. 148 Table 7.5 Port 6 Pin Functions in Modes 1 to 4 ................................................................. 150 Table 7.6 Port 7 Data Register ........................................................................................... 151 Table 7.7 Port 8 Registers .................................................................................................. 153 Table 7.8 Port 8 Pin Functions in Modes 1 to 4 ................................................................. 155 Table 7.9 Port 9 Registers .................................................................................................. 157 Table 7.10 Port 9 Pin Functions ........................................................................................... 159 Table 7.11 Port A Registers ................................................................................................. 162 Table 7.12 Port A Pin Functions (Modes 1 and 2) ............................................................... 165 Table 7.13 Port A Pin Functions (Modes 3 and 4) ............................................................... 167 Table 7.14 Port A Pin Functions (Modes 1 to 4).................................................................. 169 Table 7.15 Port B Registers.................................................................................................. 173 Table 7.16 Port B Pin Functions (Modes 1 to 4) .................................................................. 175 Section 8 16-Bit Timer Table 8.1 16-bit timer Functions ........................................................................................ Table 8.2 16-bit timer Pins ................................................................................................. Table 8.3 16-bit timer Registers ......................................................................................... Table 8.4 PWM Output Pins and Registers........................................................................ Table 8.5 Up/Down Counting Conditions.......................................................................... Table 8.6 16-bit timer Interrupt Sources ............................................................................ Table 8.7 (a) 16-bit timer Operating Modes (Channel 0) ........................................................ Table 8.7 (b) 16-bit timer Operating Modes (Channel 1) ........................................................ Table 8.7 (c) 16-bit timer Operating Modes (Channel 2) ........................................................
178 182 183 220 224 229 239 240 241
Section 9 8-Bit Timers 8-Bit Timer Pins ................................................................................................. 246 Table 9.1 Table 9.2 8-Bit Timer Registers ......................................................................................... 247 Table 9.3 Operation of Channels 0 and 1 when Bit ICE is Set to 1 in 8TCSR1 Register .. 257
Rev.4.00 Aug. 20, 2007 Page xl of xliv REJ09B0395-0400
Table 9.4 Table 9.5 Table 9.6 Table 9.7 Table 9.8
Operation of Channels 2 and 3 when Bit ICE is Set to 1 in 8TCSR3 Register .. Types of 8-Bit Timer Interrupt Sources and Priority Order ............................... 8-Bit Timer Interrupt Sources............................................................................. Timer Output Priority Order............................................................................... Internal Clock Switchover and 8TCNT Operation .............................................
257 269 270 279 280
Section 10 Programmable Timing Pattern Controller (TPC) TPC Pins............................................................................................................. 285 Table 10.1 Table 10.2 TPC Registers..................................................................................................... 286 Table 10.3 TPC Operating Conditions ................................................................................. 300 Section 11 Watchdog Timer WDT Pin ............................................................................................................ 310 Table 11.1 Table 11.2 WDT Registers ................................................................................................... 311 Table 11.3 Read Addresses of TCNT, TCSR, and RSTCSR ............................................... 316 Section 12 Serial Communication Interface Table 12.1 SCI Pins.............................................................................................................. 324 Table 12.2 SCI Registers...................................................................................................... 325 Table 12.3 Examples of Bit Rates and BRR Settings in Asynchronous Mode..................... 343 Table 12.4 Examples of Bit Rates and BRR Settings in Synchronous Mode....................... 346 Table 12.5 Maximum Bit Rates for Various Frequencies (Asynchronous Mode) ............... 348 Table 12.6 Maximum Bit Rates with External Clock Input (Asynchronous Mode) ............ 349 Table 12.7 Maximum Bit Rates with External Clock Input (Synchronous Mode)............... 350 Table 12.8 SMR Settings and Serial Communication Formats ............................................ 352 Table 12.9 SMR and SCR Settings and SCI Clock Source Selection .................................. 352 Table 12.10 Serial Communication Formats (Asynchronous Mode) ..................................... 354 Table 12.11 Receive Error Conditions ................................................................................... 361 Table 12.12 SCI Interrupt Sources ......................................................................................... 377 Table 12.13 SSR Status Flags and Transfer of Receive Data................................................. 378 Section 13 Smart Card Interface Table 13.1 Smart Card Interface Pins................................................................................... Table 13.2 Smart Card Interface Registers........................................................................... Table 13.3 Smart Card Interface Register Settings............................................................... Table 13.4 n-Values of CKS1 and CKS0 Settings ............................................................... Table 13.5 Bit Rates (bits/s) for Various BRR Settings (When n = 0) ................................. Table 13.6 BRR Settings for Typical Bit Rates (bits/s) (When n = 0) ................................. Table 13.7 Maximum Bit Rates for Various Frequencies (Smart Card Interface Mode) ..... Table 13.8 Smart Card Interface Mode Operating States and Interrupt Sources..................
385 385 394 396 396 397 397 404
Rev.4.00 Aug. 20, 2007, Page xli of xliv REJ09B0395-0400
Section 14 A/D Converter A/D Converter Pins ............................................................................................ Table 14.1 Table 14.2 A/D Converter Registers .................................................................................... Table 14.3 Analog Input Channels and A/D Data Registers (ADDRA to ADDRD) ........... Table 14.4 A/D Conversion Time (Single Mode) ................................................................ Table 14.5 Analog Input Pin Ratings ...................................................................................
413 414 415 426 429
Section 15 D/A Converter Table 15.1 D/A Converter Pins ............................................................................................ 437 Table 15.2 D/A Converter Registers .................................................................................... 437 Section 16 RAM H8/3008 On-Chip RAM Specifications ............................................................. 443 Table 16.1 Table 16.2 System Control Register..................................................................................... 444 Section 17 Clock Pulse Generator Table 17.1 (1) Damping Resistance Value................................................................................. Table 17.1 (2) External Capacitance Values.............................................................................. Table 17.2 Crystal Resonator Parameters............................................................................. Table 17.3 Clock Timing (Preliminary) ............................................................................... Table 17.4 Frequency Division Register .............................................................................. Section 18 Power-Down State Table 18.1 Power-Down State and Module Standby Function ............................................ Table 18.2 Control Register ................................................................................................. Table 18.3 Clock Frequency and Waiting Time for Clock to Settle .................................... Table 18.4 Pin State in Various Operating States ............................................................. Section 19 Electrical Characteristics Table 19.1 Absolute Maximum Ratings............................................................................... Table 19.2 DC Characteristics (1) ........................................................................................ Table 19.2 DC Characteristics (2) ........................................................................................ Table 19.3 Permissible Output Currents............................................................................... Table 19.4 Clock Timing...................................................................................................... Table 19.5 Control Signal Timing........................................................................................ Table 19.6 Bus Timing......................................................................................................... Table 19.7 Timing of On-Chip Supporting Modules ........................................................... Table 19.8 A/D Conversion Characteristics ......................................................................... Table 19.9 D/A Conversion Characteristics .........................................................................
449 450 450 452 454
458 459 466 470
471 472 475 477 479 480 481 483 485 487
Rev.4.00 Aug. 20, 2007 Page xlii of xliv REJ09B0395-0400
Appendix A Instruction Set Instruction Set..................................................................................................... 499 Table A.1 Table A.2 Operation Code Map (1)..................................................................................... 512 Table A.2 Operation Code Map (2)..................................................................................... 513 Table A.2 Operation Code Map (3)..................................................................................... 514 Table A.3 Number of States per Cycle................................................................................ 516 Table A.4 Number of Cycles per Instruction ...................................................................... 517 Appendix D Pin States Port States........................................................................................................... 623 Table D.1 Appendix F Product Code Lineup H8/3008 Product Code Lineup ........................................................................... 629 Table F.1 Appendix H Comparison of H8/300H Series Product Specifications Pin Arrangement of Each Product (FP-100B, TFP-100B) ................................. 635 Table H.1
Rev.4.00 Aug. 20, 2007, Page xliii of xliv REJ09B0395-0400
Rev.4.00 Aug. 20, 2007 Page xliv of xliv REJ09B0395-0400
1. Overview
Section 1 Overview
1.1 Overview
The H8/3008 is a microcontroller (MCU) that integrates system supporting functions together with an H8/300H CPU core having an original Renesas Technology architecture. The H8/300H CPU has a 32-bit internal architecture with sixteen 16-bit general registers, and a concise, optimized instruction set designed for speed. It can address a 16-Mbyte linear address space. Its instruction set is upward-compatible at the object-code level with the H8/300 CPU, enabling easy porting of software from the H8/300 Series. The on-chip system supporting functions include RAM, a 16-bit timer, an 8-bit timer, a programmable timing pattern controller (TPC), a watchdog timer (WDT), a serial communication interface (SCI), an A/D converter, a D/A converter, I/O ports, and other facilities. Four MCU operating modes offer a choice of bus width and address space size. The modes (modes 1 to 4) include four expanded modes. Table 1.1 summarizes the features of the H8/3008.
Rev.4.00 Aug. 20, 2007 Page 1 of 638 REJ09B0395-0400
1. Overview
Table 1.1
Feature CPU
Features
Description Upward-compatible with the H8/300 CPU at the object-code level General-register machine * Sixteen 16-bit general registers (also usable as sixteen 8-bit registers plus eight 16-bit registers, or as eight 32-bit registers) Maximum clock rate: 25 MHz Add/subtract: 80 ns Multiply/divide: 560 ns
High-speed operation * * *
16-Mbyte address space Instruction features * * * 8/16/32-bit data transfer, arithmetic, and logic instructions Signed and unsigned multiply instructions (8 bits x 8 bits, 16 bits x 16 bits) Signed and unsigned divide instructions (16 bits / 8 bits, 32 bits / 16 bits)
* Bit accumulator function Bit manipulation instructions with register-indirect specification of bit positions Memory Interrupt controller H8/3008 * * * * Bus controller * * * * * * * * RAM: 4 kbytes Seven external interrupt pins: NMI, IRQ0 to IRQ5 27 internal interrupts Three selectable interrupt priority levels Address space can be partitioned into eight areas, with independent bus specifications in each area Chip select output available for areas 0 to 7 8-bit access or 16-bit access selectable for each area Two-state or three-state access selectable for each area Selection of two wait modes Number of program wait states selectable for each area Bus arbitration function Two address update modes
Rev.4.00 Aug. 20, 2007 Page 2 of 638 REJ09B0395-0400
1. Overview Feature 16-bit timer, 3 channels Description * * * * * * 8-bit timer, 4 channels * * * Programmable timing pattern controller (TPC) Watchdog timer (WDT), 1 channel Serial communication interface (SCI), 2 channels A/D converter * * * * * * * * * * * * * * * D/A converter * * * I/O ports * * Three 16-bit timer channels, capable of processing up to six pulse outputs or six pulse inputs 16-bit timer counter (channels 0 to 2) Two multiplexed output compare/input capture pins (channels 0 to 2) Operation can be synchronized (channels 0 to 2) PWM mode available (channels 0 to 2) Phase counting mode available (channel 2) 8-bit up-counter (external event count capability) Two time constant registers Two channels can be connected Maximum 16-bit pulse output, using 16-bit timer as time base Up to four 4-bit pulse output groups (or one 16-bit group, or two 8-bit groups) Non-overlap mode available Internal reset signal can be generated by overflow Reset signal can be output externally Usable as an interval timer Selection of asynchronous or synchronous mode Full duplex: can transmit and receive simultaneously On-chip baud-rate generator Smart card interface functions added Resolution: 10 bits Eight channels, with selection of single or scan mode Variable analog conversion voltage range Sample-and-hold function A/D conversion can be started by an external trigger or 8-bit timer comparematch Resolution: 8 bits Two channels D/A outputs can be sustained in software standby mode 35 input/output pins 12 input-only pins
Rev.4.00 Aug. 20, 2007 Page 3 of 638 REJ09B0395-0400
1. Overview Feature Description Address Space 1 Mbyte 1 Mbyte 16 Mbytes 16 Mbytes Address Pins A19 to A0 A19 to A0 A23 to A0 A23 to A0 Initial Bus Width 8 bits 16 bits 8 bits 16 bits Max. Bus Width 16 bits 16 bits 16 bits 16 bits
Operating modes Four MCU operating modes Mode Mode 1 Mode 2 Mode 3 Mode 4 * Power-down state * * * * * Other features Product lineup *
On-chip ROM is disabled in modes 1 to 4 Sleep mode Software standby mode Hardware standby mode Module standby function Programmable system clock frequency division On-chip clock pulse generator Model 5 V operation HD6413008F HD6413008TE 3 V operation HD6413008VF HD6413008VTE Package (Package Code) 100-pin QFP (FP-100B) 100-pin TQFP (TFP-100B) 100-pin QFP (FP-100B) 100-pin TQFP (TFP-100B)
Product Type H8/3008
Rev.4.00 Aug. 20, 2007 Page 4 of 638 REJ09B0395-0400
1. Overview
1.2
Block Diagram
Figure 1.1 shows an internal block diagram.
P47 /D7 P46 /D6 P45 /D5 P44 /D4 P43 /D3 P42 /D2 P41 /D1 P40 /D0 VCL* VCC VCC VSS VSS VSS VSS VSS VSS
D15
D14
D13
D12
D11
D10
D9
Port 3 Address bus
D8
Port 4 A 19
Port 5 Port 2 Port 1 Port 9
Port 7
MD2 MD1 MD0 EXTAL XTAL STBY RES RESO NMI /P67 LWR HWR Interrupt controller
Data bus (upper) Data bus (lower)
A 18 A 17 A 16
Clock pulse generator
A 15 H8/300H CPU A 14 A 13 A 12 A 11 A 10 A9 A8 A7 A6 A5 A4 A3 A2 RAM A1 Watchdog timer (WDT) A0
AS BACK/P62 BREQ/P61 WAIT/P60
CS0/P84 CS2/IRQ2/P82 CS3/IRQ1/P81 IRQ0/P80
Port 8
ADTRG/CS1/IRQ3/P83
Port 6
RD
16-bit timer unit Serial communication interface (SCI) x 2 channels A/D converter D/A converter
8-bit timer unit
Bus controller
P95 /SCK 1 /IRQ 5 P94 /SCK 0 /IRQ 4 P93 /RxD1 P92 /RxD0 P91 /TxD 1 P90 /TxD 0
Programmable timing pattern controller (TPC)
Port B
Port A
AVCC
TP15/PB7
TP14/PB6
TP13/PB5
TP12/PB4
CS4/TMIO3/TP11/PB3
CS5/TMO2/TP10/PB2
CS6/TMIO1/TP9/PB1
CS7/TMO0/TP8/PB0
A20/TIOCB2/TP7/PA7
A21/TIOCA2/TP6/PA6
A22/TIOCB1/TP5/PA5
A23/TIOCA1/TP4/PA4
TCLKD/TIOCB0/TP3/PA3
TCLKC/TIOCA0/TP2/PA2
TCLKB/TP1/PA1
TCLKA/TP0/PA0
AVSS
VREF
DA1/AN7/P77
DA0/AN6/P76
AN5/P75
AN4/P74
AN3/P73
AN2/P72
AN1/P71
Note: * The 5 V operation models have a VCL pin, and require the connection of an external capacitor.
Figure 1.1 Block Diagram
Rev.4.00 Aug. 20, 2007 Page 5 of 638 REJ09B0395-0400
AN0/P70
1. Overview
1.3
1.3.1
Pin Description
Pin Arrangement
The pin arrangement of the H8/3008 is shown in figures 1.2 and 1.3. Differences in the H8/3008 pin arrangements are shown in table 1.2. Except for the differences shown in table 1.2, the pin arrangements are the same. Table 1.2 Comparison of H8/3008 Pin Arrangements
H8/3064 F-ZTAT B-Mask Version Pin Number 1 10 H8/3062 F-ZTAT B-Mask Version
H8/3026 F-ZTAT
H8/3024 F-ZTAT
H8/3008 ROMless
Operation Model 5V VCL FWE 3V VCC FWE 5V VCL FWE 3V VCC FWE 5V VCL RESO 3V VCC RESO
Package FP-100B (TFP-100B)
Rev.4.00 Aug. 20, 2007 Page 6 of 638 REJ09B0395-0400
1. Overview
P61 /BREQ P62 /BACK P60 /WAIT
EXTAL
STBY
HWR
P67/
XTAL
LWR
RES
MD2
MD1
MD0
VCC
NMI
VSS
VSS
RD
A19
A18
A17
A16 53
A15 52
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
AV CC VREF P70 /AN0 P71 /AN1 P72 /AN2 P73 /AN3 P74 /AN4 P75 /AN5 P76 /AN6 /DA 0 P77 /AN7 /DA 1 AV SS IRQ0 /P80 CS 3 /IRQ1/P81 CS2/IRQ2/P82 ADTRG/CS1/IRQ3/P83 CS0/P84 VSS TCLKA/TP0/PA0 TCLKB/TP1/PA1 TCLKC/TIOCA0/TP2/PA2 TCLKD/TIOCB0/TP3/PA3 A23/TIOCA1/TP4/PA4 A22/TIOCB1/TP5/PA5 A21/TIOCA2/TP6/PA6 A20/TIOCB2/TP7/PA7
51
50 49 48 47 46 45 44 43 42 41 40
A14
AS
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
A13 A12 A11 A10 A9 A8 VSS A7 A6 A5 A4 A3 A2 A1 A0 VCC D15 D14 D13 D12 D11 D10 D9 D8 D7/P47
Top view (FP-100B, TFP-100B)
39 38 37 36 35 34 33 32 31 30 29 28 27 26
10
12
13
14
15
16
17
18
19
20
21
22
23 D4 /P44
24 D5 /P45
TxD0 /P90
TxD1 /P91
RxD0 /P92
RxD1 /P93
IRQ4 /SCK0 /P94
IRQ5 /SCK1 /P95
D0 /P40
D1 /P41
D2 /P42
CS7/TMO0/TP8/PB0
CS6 /TMIO 1/TP9/PB1
CS5 /TMO2/TP10/PB2
CS4 /TMIO 3/TP11/PB3
TP12/PB4
TP13/PB5
TP14/PB6
TP15/PB7
D3 /P43
VSS
VCC/VCL*
D6 /P46
1 0.1 F
Note: * VCL pin in 5 V operation models, VCC pin in 3 V operation models. An external capacitor must be connected to the VCL pin.
Figure 1.2 Pin Arrangement of H8/3008 (FP-100B or TFP-100B Package, Top View)
RESO VSS
Rev.4.00 Aug. 20, 2007 Page 7 of 638 REJ09B0395-0400
25
11
1
2
3
4
5
6
7
8
9
1. Overview
1.3.2
Pin Functions
Table 1.3 summarizes the pin functions. The 5 V operation models have a VCL pin, and require the connection of an external capacitor. Table 1.3 Pin Functions
Pin No. Type Power Symbol VCC VSS FP-100B TFP-100B 1*, 35, 68 11, 22, 44, 57, 65, 92 1* I/O Input Input Name and Function Power: For connection to the power supply. Connect all VCC pins to the system power supply. Ground: For connection to ground (0 V). Connect all VSS pins to the 0-V system power supply. Connect an external capacitor between this pin and GND (0 V). Do not connect to VCC.
VCL 0.1 F
Internal step-down pin Clock
VCL
Output
XTAL
67
Input
For connection to a crystal resonator. For examples of crystal resonator and external clock input, see section 20, Clock Pulse Generator. For connection to a crystal resonator or input of an external clock signal. For examples of crystal resonator and external clock input, see section 20, Clock Pulse Generator. System clock: Supplies the system clock to external devices. Mode 2 to mode 0: For setting the operating mode, as follows. Inputs at these pins must not be changed during operation. MD2 0 0 0 0 1 1 1 1 MD1 0 0 1 1 0 0 1 1 MD0 0 1 0 1 0 1 0 1 Operating Mode Setting prohibited Mode 1 Mode 2 Mode 3 Mode 4 Setting prohibited Setting prohibited Setting prohibited
EXTAL
66
Input
Operating mode control
61
Output Input
MD2 to MD0 75 to 73
Rev.4.00 Aug. 20, 2007 Page 8 of 638 REJ09B0395-0400
1. Overview Pin No. Type System control Symbol RES RESO STBY BREQ BACK Interrupts NMI IRQ5 to IRQ0 Address bus Data bus Bus control A23 to A0 FP-100B TFP-100B 63 10 62 59 60 64 17, 16, 90 to 87 97 to 100, 56 to 45, 43 to 36 34 to 23, 21 to 18 2 to 5, 88 to 91 69 70 71 I/O Input Output Input Input Output Input Input Output Name and Function Reset input: When driven low, this pin resets the chip. This pin must be driven low at power-up. Reset output: Outputs the reset signal generated by the watchdog timer to external devices Standby: When driven low, this pin forces a transition to hardware standby mode Bus request: Used by an external bus master to request the bus right Bus request acknowledge: Indicates that the bus has been granted to an external bus master Nonmaskable interrupt: Requests a nonmaskable interrupt Interrupt request 5 to 0: Maskable interrupt request pins Address bus: Outputs address signals
D15 to D0 CS7 to CS0 AS RD HWR
Input/ output Output Output Output Output
Data bus: Bidirectional data bus Chip select: Select signals for areas 7 to 0 Address strobe: Goes low to indicate valid address output on the address bus Read: Goes low to indicate reading from the external address space High write: Goes low to indicate writing to the external address space; indicates valid data on the upper data bus (D15 to D8). Low write: Goes low to indicate writing to the external address space; indicates valid data on the lower data bus (D7 to D0). Wait: Requests insertion of wait states in bus cycles during access to the external address space
LWR
72
Output
WAIT
58
Input
Rev.4.00 Aug. 20, 2007 Page 9 of 638 REJ09B0395-0400
1. Overview Pin No. Type 16-bit timer Symbol TCLKD to TCLKA TIOCA2 to TIOCA0 TIOCB2 to TIOCB0 8-bit timer TMO0, TMO2 TMIO1, TMIO3 TCLKD to TCLKA ProgramTP15 to mable timing TP0 pattern controller (TPC) Serial communication interface (SCI) TxD1, TxD0 RxD1, RxD0 SCK1, SCK0 A/D converter AN7 to AN0 ADTRG D/A converter DA1, DA0 FP-100B TFP-100B 96 to 93 99, 97, 95 I/O Input Input/ output Name and Function Clock input D to A: External clock inputs Input capture/output compare A2 to A0: GRA2 to GRA0 output compare or input capture, or PWM output Input capture/output compare B2 to B0: GRB2 to GRB0 output compare or input capture Compare match output: Compare match output pins Input capture input/compare match output: Input capture input or compare match output pins Counter external clock input: These pins input an external clock to the counters. TPC output 15 to 0: Pulse output
100, 98, 96 Input/ output 2, 4 3, 5 96 to 93 9 to 2, 100 to 93 Output Input/ output Input Output
13, 12 15, 14 17, 16 85 to 78 90 85, 84
Output Input Input/ output Input Input Output
Transmit data (channels 0, 1): SCI data output Receive data (channels 0, 1): SCI data input Serial clock (channels 0, 1): SCI clock input/output Analog 7 to 0: Analog input pins A/D conversion external trigger input: External trigger input for starting A/D conversion Analog output: Analog output from the D/A converter
Rev.4.00 Aug. 20, 2007 Page 10 of 638 REJ09B0395-0400
1. Overview Pin No. Type Analog power supply Symbol AVCC FP-100B TFP-100B 76 I/O Input Name and Function Power supply pin for the A/D and D/A converters. Connect to the system power supply when not using the A/D and D/A converters. Ground pin for the A/D and D/A converters. Connect to system ground (0 V). Reference voltage input pin for the A/D and D/A converters. Connect to the system power supply when not using the A/D and D/A converters. Port 4: Eight input/output pins. The direction of each pin can be selected in the port 4 data direction register (P4DDR). Port 6: Eight input/output pins. The direction of each pin can be selected in the port 6 data direction register (P6DDR). Port 7: Eight input pins Port 8: Five input/output pins. The direction of each pin can be selected in the port 8 data direction register (P8DDR). Port 9: Six input/output pins. The direction of each pin can be selected in the port 9 data direction register (P9DDR). Port A: Eight input/output pins. The direction of each pin can be selected in the port A data direction register (PADDR). Port B: Eight input/output pins. The direction of each pin can be selected in the port B data direction register (PBDDR).
AVSS VREF
86 77
Input Input
I/O ports
P47 to P40
26 to 23, 21 to 18 61, 60 to 58 85 to 78 91 to 87
Input/ output Input/ output Input Input/ output Input/ output Input/ output Input/ output
P67, P65 to P60 P77 to P70 P84 to P80
P95 to P90
17 to 12
PA7 to PA0 100 to 93
PB7 to PB0 9 to 2
Note:
*
In 5 V operation models. This is a VCC pin in 3 V operation models.
Rev.4.00 Aug. 20, 2007 Page 11 of 638 REJ09B0395-0400
1. Overview
1.3.3
Pin Assignments in Each Mode
Table 1.4 lists the pin assignments in each mode. Table 1.4
Pin No. FP-100B TFP-100B
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
Pin Assignments in Each Mode (FP-100B, TFP-100B)
Pin Name Mode 1
VCC (VCL)*
3
Mode 2
VCC (VCL)*
3
Mode 3
VCC (VCL)*
3
Mode 4
VCC (VCL)*3 PB0/TP8/TMO0/CS7 PB1/TP9/TMIO1/CS6 PB2/TP10/TMO2/CS5 PB3/TP11/TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 RESO VSS P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0*2 P41/D1*2 P42/D2*2 P43/D3*2 VSS
PB0/TP8/TMO0/CS7 PB1/TP9/TMIO1/CS6 PB2/TP10/TMO2/CS5 PB3/TP11/TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 RESO VSS P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0*1 P41/D1*1 P42/D2*1 P43/D3*1 VSS P44/D4*
1
PB0/TP8/TMO0/CS7 PB1/TP9/TMIO1/CS6 PB2/TP10/TMO2/CS5 PB3/TP11/TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 RESO VSS P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0*2 P41/D1*2 P42/D2*2 P43/D3*2 VSS P44/D4*
2
PB0/TP8/TMO0/CS7 PB1/TP9/TMIO1/CS6 PB2/TP10/TMO2/CS5 PB3/TP11/TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 RESO VSS P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0*1 P41/D1*1 P42/D2*1 P43/D3*1 VSS P44/D4*
1
P44/D4*2 P45/D5*2 P46/D6*2 P47/D7*2 D8
P45/D5*1 P46/D6*1 P47/D7* D8
1
P45/D5*2 P46/D6*2 P47/D7* D8
2
P45/D5*1 P46/D6*1 P47/D7* D8
1
Rev.4.00 Aug. 20, 2007 Page 12 of 638 REJ09B0395-0400
1. Overview Pin No. FP-100B TFP-100B
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
Pin Name Mode 1
D9 D10 D11 D12 D13 D14 D15 VCC A0 A1 A2 A3 A4 A5 A6 A7 VSS A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 VSS P60/WAIT
Mode 2
D9 D10 D11 D12 D13 D14 D15 VCC A0 A1 A2 A3 A4 A5 A6 A7 VSS A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 VSS P60/WAIT
Mode 3
D9 D10 D11 D12 D13 D14 D15 VCC A0 A1 A2 A3 A4 A5 A6 A7 VSS A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 VSS P60/WAIT
Mode 4
D9 D10 D11 D12 D13 D14 D15 VCC A0 A1 A2 A3 A4 A5 A6 A7 VSS A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 VSS P60/WAIT
Rev.4.00 Aug. 20, 2007 Page 13 of 638 REJ09B0395-0400
1. Overview Pin No. FP-100B TFP-100B
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
Pin Name Mode 1
P61/BREQ P62/BACK STBY RES NMI VSS EXTAL XTAL VCC AS RD HWR LWR MD0 MD1 MD2 AVCC VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVSS P80/IRQ0 P81/IRQ1/CS3 P82/IRQ2/CS2
Mode 2
P61/BREQ P62/BACK STBY RES NMI VSS EXTAL XTAL VCC AS RD HWR LWR MD0 MD1 MD2 AVCC VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVSS P80/IRQ0 P81/IRQ1/CS3 P82/IRQ2/CS2
Mode 3
P61/BREQ P62/BACK STBY RES NMI VSS EXTAL XTAL VCC AS RD HWR LWR MD0 MD1 MD2 AVCC VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVSS P80/IRQ0 P81/IRQ1/CS3 P82/IRQ2/CS2
Mode 4
P61/BREQ P62/BACK STBY RES NMI VSS EXTAL XTAL VCC AS RD HWR LWR MD0 MD1 MD2 AVCC VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVSS P80/IRQ0 P81/IRQ1/CS3 P82/IRQ2/CS2
Rev.4.00 Aug. 20, 2007 Page 14 of 638 REJ09B0395-0400
1. Overview Pin No. FP-100B TFP-100B
90 91 92 93 94 95 96 97 98 99 100
Pin Name Mode 1 Mode 2 Mode 3 Mode 4
P83/IRQ3/CS1/ADTRG P83/IRQ3/CS1/ADTRG P83/IRQ3/CS1/ADTRG P83/IRQ3/CS1/ADTRG P84/CS0 VSS PA0/TP0/TCLKA PA1/TP1/TCLKB PA2/TP2/TIOCA0/ TCLKC PA3/TP3/TIOCB0/ TCLKD PA4/TP4/TIOCA1 PA5/TP5/TIOCB1 PA6/TP6/TIOCA2 PA7/TP7/TIOCB2 P84/CS0 VSS PA0/TP0/TCLKA PA1/TP1/TCLKB PA2/TP2/TIOCA0/ TCLKC PA3/TP3/TIOCB0/ TCLKD PA4/TP4/TIOCA1 PA5/TP5/TIOCB1 PA6/TP6/TIOCA2 PA7/TP7/TIOCB2 P84/CS0 VSS PA0/TP0/TCLKA PA1/TP1/TCLKB PA2/TP2/TIOCA0/ TCLKC PA3/TP3/TIOCB0/ TCLKD PA4/TP4/TIOCA1/A23 PA5/TP5/TIOCB1/A22 PA6/TP6/TIOCA2/A21 A20 P84/CS0 VSS PA0/TP0/TCLKA PA1/TP1/TCLKB PA2/TP2/TIOCA0/ TCLKC PA3/TP3/TIOCB0/ TCLKD PA4/TP4/TIOCA1/A23 PA5/TP5/TIOCB1/A22 PA6/TP6/TIOCA2/A21 A20
Notes: 1. In modes 1 and 3 the P40 to P47 functions of pins P40/D0 to P47/D7 are selected after a reset, but they can be changed by software. 2. In modes 2 and 4 the D0 to D7 functions of pins P40/D0 to P47/D7 are selected after a reset, but they can be changed by software. 3. This pin functions as VCL in 5 V operation models, and as VCC in 3 V operation models.
Rev.4.00 Aug. 20, 2007 Page 15 of 638 REJ09B0395-0400
1. Overview
Rev.4.00 Aug. 20, 2007 Page 16 of 638 REJ09B0395-0400
2. CPU
Section 2 CPU
2.1 Overview
The H8/300H CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 CPU. The H8/300H CPU has sixteen 16-bit general registers, can address a 16-Mbyte linear address space, and is ideal for realtime control. 2.1.1 Features
The H8/300H CPU has the following features. * Upward compatibility with H8/300 CPU Can execute H8/300 Series object programs * General-register architecture Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) * 64 basic instructions 8/16/32-bit arithmetic and logic instructions Multiply and divide instructions Powerful bit-manipulation instructions * Eight addressing modes Register direct [Rn] Register indirect [@ERn] Register indirect with displacement [@(d:16, ERn) or @(d:24, ERn)] Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] Absolute address [@aa:8, @aa:16, or @aa:24] Immediate [#xx:8, #xx:16, or #xx:32] Program-counter relative [@(d:8, PC) or @(d:16, PC)] Memory indirect [@@aa:8] * 16-Mbyte linear address space * High-speed operation All frequently-used instructions execute in two to four states Maximum clock frequency: 8/16/32-bit register-register add/subtract: 8 x 8-bit register-register multiply: 16 / 8-bit register-register divide: 16 x 16-bit register-register multiply: 25 MHz 80 ns@25 MHz 560 ns@25 MHz 560 ns@25 MHz 880 ns@25 MHz
Rev.4.00 Aug. 20, 2007 Page 17 of 638 REJ09B0395-0400
2. CPU
32 / 16-bit register-register divide: * Two CPU operating modes Normal mode Advanced mode * Low-power mode
880 ns@25 MHz
Transition to power-down state by SLEEP instruction 2.1.2 Differences from H8/300 CPU
In comparison to the H8/300 CPU, the H8/300H CPU has the following enhancements. * More general registers Eight 16-bit registers have been added. * Expanded address space Advanced mode supports a maximum 16-Mbyte address space. Normal mode supports the same 64-kbyte address space as the H8/300 CPU. * Enhanced addressing The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. * Enhanced instructions Data transfer, arithmetic, and logic instructions can operate on 32-bit data. Signed multiply/divide instructions and other instructions have been added.
2.2
CPU Operating Modes
The H8/300H CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports up to 16 Mbytes.
Normal mode Maximum 64 kbytes, program and data areas combined
CPU operating modes Maximum 16 Mbytes, program and data areas combined
Advanced mode
Figure 2.1 CPU Operating Modes
Rev.4.00 Aug. 20, 2007 Page 18 of 638 REJ09B0395-0400
2. CPU
2.3
Address Space
Figure 2.2 shows a simple memory map for the H8/3008. The H8/300H CPU can address a linear address space with a maximum size of 64 kbytes in normal mode, and 16 Mbytes in advanced mode. For further details see section 3.6, Memory Map in Each Operating Mode. The 1-Mbyte operating modes use 20-bit addressing. The upper 4 bits of effective addresses are ignored.
H'0000 H'FFFF H'FFFFF H'00000 H'000000
H'FFFFFF a. 1-Mbyte mode Normal mode b. 16-Mbyte mode Advanced mode
Figure 2.2 Memory Map
Rev.4.00 Aug. 20, 2007 Page 19 of 638 REJ09B0395-0400
2. CPU
2.4
2.4.1
Register Configuration
Overview
The H8/300H CPU has the internal registers shown in figure 2.3. There are two types of registers: general registers and control registers.
General Registers (ERn) 15 ER0 ER1 ER2 ER3 ER4 ER5 ER6 ER7 Control Registers (CR) 23 PC 76543210 CCR I UI H U N Z V C Legend: SP: Stack pointer PC: Program counter CCR: Condition code register Interrupt mask bit I: User bit or interrupt mask bit UI: Half-carry flag H: User bit U: Negative flag N: Zero flag Z: Overflow flag V: Carry flag C: 0 E0 E1 E2 E3 E4 E5 E6 E7 (SP) 07 R0H R1H R2H R3H R4H R5H R6H R7H 07 R0L R1L R2L R3L R4L R5L R6L R7L 0
Figure 2.3 CPU Registers
Rev.4.00 Aug. 20, 2007 Page 20 of 638 REJ09B0395-0400
2. CPU
2.4.2
General Registers
The H8/300H CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used without distinction between data registers and address registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or as address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 2.4 illustrates the usage of the general registers. The usage of each register can be selected independently.
* Address registers * 32-bit registers
* 16-bit registers E registers (extended registers) E0 to E7
* 8-bit registers
ER registers ER0 to ER7 R registers R0 to R7
RH registers R0H to R7H
RL registers R0L to R7L
Figure 2.4 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.5 shows the stack.
Rev.4.00 Aug. 20, 2007 Page 21 of 638 REJ09B0395-0400
2. CPU
Free area SP (ER7) Stack area
Figure 2.5 Stack 2.4.3 Control Registers
The control registers are the 24-bit program counter (PC) and the 8-bit condition code register (CCR). Program Counter (PC): This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. When an instruction is fetched, the least significant PC bit is regarded as 0. Condition Code Register (CCR): This 8-bit register contains internal CPU status information, including the interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. Bit 7--Interrupt Mask Bit (I): Masks interrupts other than NMI when set to 1. NMI is accepted regardless of the I bit setting. The I bit is set to 1 at the start of an exception-handling sequence. Bit 6--User Bit or Interrupt Mask Bit (UI): Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. This bit can also be used as an interrupt mask bit. For details see section 5, Interrupt Controller. Bit 5--Half-Carry Flag (H): When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. Bit 4--User Bit (U): Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. Bit 3--Negative Flag (N): Stores the value of the most significant bit of data, regarded as the sign bit.
Rev.4.00 Aug. 20, 2007 Page 22 of 638 REJ09B0395-0400
2. CPU
Bit 2--Zero Flag (Z): Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. Bit 1--Overflow Flag (V): Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. Bit 0--Carry Flag (C): Set to 1 when a carry is generated by execution of an operation, and cleared to 0 otherwise. Used by: * Add instructions, to indicate a carry * Subtract instructions, to indicate a borrow * Shift and rotate instructions The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave flag bits unchanged. Operations can be performed on CCR by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used by conditional branch (Bcc) instructions. For the action of each instruction on the flag bits, see appendix A.1, Instruction List. For the I and UI bits, see section 5, Interrupt Controller. 2.4.4 Initial CPU Register Values
In reset exception handling, PC is initialized to a value loaded from the vector table, and the I bit in CCR is set to 1. The other CCR bits and the general registers are not initialized. In particular, the initial value of the stack pointer (ER7) is also undefined. The stack pointer (ER7) must therefore be initialized by an MOV.L instruction executed immediately after a reset.
Rev.4.00 Aug. 20, 2007 Page 23 of 638 REJ09B0395-0400
2. CPU
2.5
Data Formats
The H8/300H CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. 2.5.1 General Register Data Formats
Figures 2.6 and 2.7 show the data formats in general registers.
General Register
Data Type
Data Format 7 0 Don't care 7 0
1-bit data
RnH
76543210
1-bit data
RnL 7
Don't care 43 0
76543210
4-bit BCD data
RnH
Upper digit Lower digit
Don't care 7 43 0
4-bit BCD data
RnL 7
Don't care 0
Upper digit Lower digit
Byte data
RnH MSB LSB 7
Don't care 0 LSB
Byte data
RnL
Don't care MSB
Legend: RnH: General register RH RnL: General register RL MSB: Most significant bit LSB: Least significant bit
Figure 2.6 General Register Data Formats (1)
Rev.4.00 Aug. 20, 2007 Page 24 of 638 REJ09B0395-0400
2. CPU
General Register
Data Type
Data Format 15 0 LSB
Word data
Rn MSB 15 0 LSB 16 15 0 LSB
Word data
En MSB 31
Longword data ERn MSB Legend: ERn: General register En: General register E Rn: General register R MSB: Most significant bit LSB: Least significant bit
Figure 2.7 General Register Data Formats (2) 2.5.2 Memory Data Formats
Figure 2.8 shows the data formats on memory. The H8/300H CPU can access word data and longword data on memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches.
Rev.4.00 Aug. 20, 2007 Page 25 of 638 REJ09B0395-0400
2. CPU
Data Type Address Data Format
7 1-bit data Byte data Word data Address L Address L Address 2M Address 2M + 1 Address 2N Longword data Address 2N + 1 Address 2N + 2 Address 2N + 3
MSB
0 6 5 4 3 2 1 0
LSB
7
MSB
MSB LSB
LSB
Figure 2.8 Memory Data Formats When ER7 (SP) is used as an address register to access the stack, the operand size should be word size or longword size.
Rev.4.00 Aug. 20, 2007 Page 26 of 638 REJ09B0395-0400
2. CPU
2.6
2.6.1
Instruction Set
Instruction Set Overview
The H8/300H CPU has 64 types of instructions, which are classified in table 2.1. Table 2.1
Function Data transfer Arithmetic operations Logic operations Shift operations Bit manipulation Branch System control Block data transfer
Instruction Classification
Instruction MOV, PUSH* , POP* , MOVTPE* , MOVFPE*
1 1 2 2
Types 5
ADD, SUB, ADDX, SUBX, INC, DEC, ADDS, SUBS, DAA, DAS, 18 MULXU, MULXS, DIVXU, DIVXS, CMP, NEG, EXTS, EXTU AND, OR, XOR, NOT SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR 4 8
BSET, BCLR, BNOT, BTST, BAND, BIAND, BOR, BIOR, BXOR, 14 BIXOR, BLD, BILD, BST, BIST Bcc* , JMP, BSR, JSR, RTS TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP EEPMOV
3
5 9 1 Total 64 types
Notes: 1. POP.W Rn is identical to MOV.W @SP+, Rn. PUSH.W Rn is identical to MOV.W Rn, @-SP. POP.L ERn is identical to MOV.L @SP+, Rn. PUSH.L ERn is identical to MOV.L Rn, @-SP. 2. Not available in the H8/3008. 3. Bcc is a generic branching instruction.
Rev.4.00 Aug. 20, 2007 Page 27 of 638 REJ09B0395-0400
2. CPU
2.6.2
Instructions and Addressing Modes
Table 2.2 indicates the instructions available in the H8/300H CPU. Table 2.2 Instructions and Addressing Modes
Addressing Modes @ (d:16, ERn) BWL @ (d:24, ERn) BWL @ (d:8, PC) @ (d:16, PC)
Function Data transfer
Instruction MOV POP, PUSH MOVFPE, MOVTPE
#xx BWL
Rn BWL
@ERn BWL
@ERn+/ @-ERn BWL
@ aa:8 B
@ aa:16 BWL
@ aa:24 BWL
@@ aa:8
WL
Arithmetic operations
ADD, CMP SUB ADDX, SUBX ADDS, SUBS INC, DEC DAA, DAS MULXU, MULXS, DIVXU, DIVXS NEG EXTU, EXTS
BWL WL B
BWL BWL B L BWL B BW












BWL WL BWL
B

W W
W W
B
W W





Logic operations
AND, OR, XOR B B
NOT Shift instructions Bit manipulation Branch Bcc, BSR JMP, JSR RTS System control TRAPA RTE SLEEP LDC STC ANDC, ORC, XORC NOP Block data transfer
BWL BWL B B B
W W
W W
W W


BW
Rev.4.00 Aug. 20, 2007 Page 28 of 638 REJ09B0395-0400
2. CPU
2.6.3
Tables of Instructions Classified by Function
Tables 2.3 to 2.10 summarize the instructions in each functional category. The operation notation used in these tables is defined next. Operation Notation
Rd Rs Rn ERn (EAd) (EAs) CCR N Z V C PC SP #IMM disp + - x / :3/:8/:16/:24 Note: * General register (destination)* General register (source)* General register* General register (32-bit register or address register)* Destination operand Source operand Condition code register N (negative) flag of CCR Z (zero) flag of CCR V (overflow) flag of CCR C (carry) flag of CCR Program counter Stack pointer Immediate data Displacement Addition Subtraction Multiplication Division AND logical OR logical Exclusive OR logical Move NOT (logical complement) 3-, 8-, 16-, or 24-bit length General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit data or address registers (ER0 to ER7).
Rev.4.00 Aug. 20, 2007 Page 29 of 638 REJ09B0395-0400
2. CPU
Table 2.3
Data Transfer Instructions
Function (EAs) Rd, Rs (EAd) Moves data between two general registers or between a general register and memory, or moves immediate data to a general register.
Instruction Size* MOV B/W/L
MOVFPE MOVTPE POP
B B W/L
(EAs) Rd Cannot be used in the H8/3008. Rs (EAs) Cannot be used in the H8/3008. @SP+ Rn Pops a general register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. Similarly, POP.L ERn is identical to MOV.L @SP+, ERn.
PUSH
W/L
Rn @-SP Pushes a general register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. Similarly, PUSH.L ERn is identical to MOV.L ERn, @-SP.
Note:
*
Size refers to the operand size. B: Byte W: Word L: Longword
Rev.4.00 Aug. 20, 2007 Page 30 of 638 REJ09B0395-0400
2. CPU
Table 2.4
Arithmetic Operation Instructions
Function Rd Rs Rd, Rd #IMM Rd Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Immediate byte data cannot be subtracted from data in a general register. Use the SUBX or ADD instruction.)
Instruction Size* ADD,SUB B/W/L
ADDX, SUBX INC, DEC ADDS, SUBS DAA, DAS MULXU
B
Rd Rs C Rd, Rd #IMM C Rd Performs addition or subtraction with carry or borrow on data in two general registers, or on immediate data and data in a general register.
B/W/L
Rd 1 Rd, Rd 2 Rd Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.)
L B
Rd 1 Rd, Rd 2 Rd, Rd 4 Rd Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. Rd decimal adjust Rd Decimal-adjusts an addition or subtraction result in a general register by referring to CCR to produce 4-bit BCD data.
B/W
Rd x Rs Rd Performs unsigned multiplication on data in two general registers: either 8 bits x 8 bits 16 bits or 16 bits x 16 bits 32 bits.
MULXS
B/W
Rd x Rs Rd Performs signed multiplication on data in two general registers: either 8 bits x 8 bits 16 bits or 16 bits x 16 bits 32 bits.
Rev.4.00 Aug. 20, 2007 Page 31 of 638 REJ09B0395-0400
2. CPU Instruction Size* DIVXU B/W Function Rd / Rs Rd Performs unsigned division on data in two general registers: either 16 bits / 8 bits 8-bit quotient and 8-bit remainder or 32 bits / 16 bits 16-bit quotient and 16-bit remainder DIVXS B/W Rd / Rs Rd Performs signed division on data in two general registers: either 16 bits / 8 bits 8-bit quotient and 8-bit remainder, or 32 bits / 16 bits 16-bit quotient and 16-bit remainder CMP B/W/L Rd - Rs, Rd - #IMM Compares data in a general register with data in another general register or with immediate data, and sets CCR according to the result. NEG B/W/L 0 - Rd Rd Takes the two's complement (arithmetic complement) of data in a general register. EXTS W/L Rd (sign extension) Rd Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by extending the sign bit. EXTU W/L Rd (zero extension) Rd Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by padding with zeros. Note: * Size refers to the operand size. B: Byte W: Word L: Longword
Rev.4.00 Aug. 20, 2007 Page 32 of 638 REJ09B0395-0400
2. CPU
Table 2.5
Logic Operation Instructions
Function Rd Rs Rd, Rd #IMM Rd Performs a logical AND operation on a general register and another general register or immediate data.
Instruction Size* AND B/W/L
OR
B/W/L
Rd Rs Rd, Rd #IMM Rd Performs a logical OR operation on a general register and another general register or immediate data.
XOR
B/W/L
Rd Rs Rd, Rd #IMM Rd Performs a logical exclusive OR operation on a general register and another general register or immediate data.
NOT
B/W/L
Rd Rd Takes the one's complement (logical complement) of general register contents.
Note:
*
Size refers to the operand size. B: Byte W: Word L: Longword
Table 2.6
Shift Instructions
Function Rd (shift) Rd Performs an arithmetic shift on general register contents. B/W/L B/W/L B/W/L Rd (shift) Rd Performs a logical shift on general register contents. Rd (rotate) Rd Rotates general register contents. Rd (rotate) Rd Rotates general register contents, including the carry bit. Size refers to the operand size. B: Byte W: Word L: Longword
Instruction Size* SHAL, SHAR SHLL, SHLR ROTL, ROTR ROTXL, ROTXR Note: * B/W/L
Rev.4.00 Aug. 20, 2007 Page 33 of 638 REJ09B0395-0400
2. CPU
Table 2.7
Bit Manipulation Instructions
Function 1 ( of ) Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register.
Instruction Size* BSET B
BCLR
B
0 ( of ) Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register.
BNOT
B
( of ) ( of ) Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register.
BTST
B
( of ) Z Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register.
BAND
B
C ( of ) C ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data.
BIAND
B
C [ ( of )] C ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data.
Rev.4.00 Aug. 20, 2007 Page 34 of 638 REJ09B0395-0400
2. CPU Instruction Size* BOR B Function C ( of ) C ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. BIOR B C [ ( of )] C ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. BXOR B C ( of ) C Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. BIXOR B C [ ( of )] C Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. BLD B ( of ) C Transfers a specified bit in a general register or memory operand to the carry flag. The bit number is specified by 3-bit immediate data. BILD B ( of ) C Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. The bit number is specified by 3-bit immediate data. BST B C ( of ) Transfers the carry flag value to a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data. BIST B C ( of ) Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data. Note: * Size refers to the operand size. B: Byte
Rev.4.00 Aug. 20, 2007 Page 35 of 638 REJ09B0395-0400
2. CPU
Table 2.8
Branching Instructions
Function Branches to a specified address if address specified condition is met. The branching conditions are listed below. Mnemonic BRA (BT) BRN (BF) BHI BLS Bcc (BHS) BCS (BLO) BNE BEQ BVC BVS BPL BMI BGE BLT BGT BLE Description Always (true) Never (false) High Low or same Condition Always Never CZ=0 CZ=1
Instruction Size Bcc
Carry clear (high or same) C = 0 Carry set (low) Not equal Equal Overflow clear Overflow set Plus Minus Greater or equal Less than Greater than Less or equal C=1 Z=0 Z=1 V=0 V=1 N=0 N=1 NV=0 NV=1 Z (N V) = 0 Z (N V) = 1
JMP BSR JSR RTS

Branches unconditionally to a specified address Branches to a subroutine at a specified address Branches to a subroutine at a specified address Returns from a subroutine
Rev.4.00 Aug. 20, 2007 Page 36 of 638 REJ09B0395-0400
2. CPU
Table 2.9
System Control Instructions
Function Starts trap-instruction exception handling Returns from an exception-handling routine Causes a transition to the power-down state (EAs) CCR Moves the source operand contents to the condition code register. The condition code register size is one byte, but in transfer from memory, data is read by word access.
Instruction Size* TRAPA RTE SLEEP LDC B/W
STC
B/W
CCR (EAd) Transfers the CCR contents to a destination location. The condition code register size is one byte, but in transfer to memory, data is written by word access.
ANDC ORC XORC NOP Note: *
B B B
CCR #IMM CCR Logically ANDs the condition code register with immediate data. CCR #IMM CCR Logically ORs the condition code register with immediate data. CCR #IMM CCR Logically exclusive-ORs the condition code register with immediate data. PC + 2 PC Only increments the program counter.
Size refers to the operand size. B: Byte W: Word
Rev.4.00 Aug. 20, 2007 Page 37 of 638 REJ09B0395-0400
2. CPU
Table 2.10 Block Transfer Instruction
Instruction EEPMOV.B Size Function if R4L 0 then repeat @ER5+ @ER6+, R4L - 1 R4L until R4L = 0 else next; if R4 0 then repeat @ER5+ @ER6+, R4 - 1 R4 until R4 = 0 else next; Block transfer instruction. This instruction transfers the number of data bytes specified by R4L or R4, starting from the address indicated by ER5, to the location starting at the address indicated by ER6. At the end of the transfer, the next instruction is executed.
EEPMOV.W
2.6.4
Basic Instruction Formats
The H8/300H instructions consist of 2-byte (word) units. An instruction consists of an operation field (OP field), a register field (r field), an effective address extension (EA field), and a condition field (cc). Operation Field: Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first 4 bits of the instruction. Some instructions have two operation fields. Register Field: Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. Effective Address Extension: Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. A 24-bit address or displacement is treated as 32-bit data in which the first 8 bits are 0 (H'00). Condition Field: Specifies the branching condition of Bcc instructions. Figure 2.9 shows examples of instruction formats.
Rev.4.00 Aug. 20, 2007 Page 38 of 638 REJ09B0395-0400
2. CPU
Operation field only op Operation field and register fields op rn rm ADD.B Rn, Rm, etc. NOP, RTS, etc.
Operation field, register fields, and effective address extension op EA (disp) Operation field, effective address extension, and condition field op cc EA (disp) BRA d:8 rn rm MOV.B @(d:16, Rn), Rm
Figure 2.9 Instruction Formats 2.6.5 Notes on Use of Bit Manipulation Instructions
The BSET, BCLR, BNOT, BST, and BIST instructions read a byte of data, modify a bit in the byte, then write the byte back. Care is required when these instructions are used to access registers with write-only bits, or to access ports.
Step 1 2 3 Read Modify Write Description Read one data byte at the specified address Modify one bit in the data byte Write the modified data byte back to the specified address
Example 1: BCLR is executed to clear bit 0 in the port 4 data direction register (P4DDR) under the following conditions. P47, P46: P45 - P40: Input pins Output pins
The intended purpose of this BCLR instruction is to switch P40 from output to input.
Rev.4.00 Aug. 20, 2007 Page 39 of 638 REJ09B0395-0400
2. CPU
Before Execution of BCLR Instruction
P47 Input/output DDR Input 0 P46 Input 0 P45 Output 1 P44 Output 1 P43 Output 1 P42 Output 1 P41 Output 1 P40 Output 1
Execution of BCLR Instruction BCLR #0, @P4DDR ; Execute BCLR instruction on DDR
After Execution of BCLR Instruction
P47 Input/output DDR Output 1 P46 Output 1 P45 Output 1 P44 Output 1 P43 Output 1 P42 Output 1 P41 Output 1 P40 Input 0
Explanation: To execute the BCLR instruction, the CPU begins by reading P4DDR. Since P4DDR is a write-only register, it is read as H'FF, even though its true value is H'3F. Next the CPU clears bit 0 of the read data, changing the value to H'FE. Finally, the CPU writes this value (H'FE) back to P4DDR to complete the BCLR instruction. As a result, P40DDR is cleared to 0, making P40 an input pin. In addition, P47DDR and P46DDR are set to 1, making P47 and P46 output pins. The BCLR instruction can be used to clear flags in the on-chip registers to 0. In the case of the IRQ status register (ISR), for example, a flag must be read as a condition for clearing it, but when using the BCLR instruction, if it is known that a flag has been set to 1 in an interrupt-handling routine, for instance, it is not necessary to read the flag ahead of time.
Rev.4.00 Aug. 20, 2007 Page 40 of 638 REJ09B0395-0400
2. CPU
2.7
2.7.1
Addressing Modes and Effective Address Calculation
Addressing Modes
The H8/300H CPU supports the eight addressing modes listed in table 2.11. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except programcounter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute (@aa:8) addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. Table 2.11 Addressing Modes
No. 1 2 3 4 5 6 7 8 Addressing Mode Register direct Register indirect Register indirect with displacement Register indirect with post-increment Register indirect with pre-decrement Absolute address Immediate Program-counter relative Memory indirect Symbol Rn @ERn @(d:16, ERn)/@(d:24, ERn) @ERn+ @-ERn @aa:8/@aa:16/@aa:24 #xx:8/#xx:16/#xx:32 @(d:8, PC)/@(d:16, PC) @@aa:8
Register Direct--Rn: The register field of the instruction code specifies an 8-, 16-, or 32-bit register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. Register Indirect--@ERn: The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of the operand. Register Indirect with Displacement--@(d:16, ERn) or @(d:24, ERn): A 16-bit or 24-bit displacement contained in the instruction code is added to the contents of an address register (ERn) specified by the register field of the instruction, and the lower 24 bits of the sum specify the address of a memory operand. A 16-bit displacement is sign-extended when added.
Rev.4.00 Aug. 20, 2007 Page 41 of 638 REJ09B0395-0400
2. CPU
Register Indirect with Post-Increment or Pre-Decrement--@ERn+ or @-ERn: * Register indirect with post-increment--@ERn+ The register field of the instruction code specifies an address register (ERn) the lower 24 bits of which contain the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents (32 bits) and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the register value should be even. * Register indirect with pre-decrement--@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the lower 24 bits of the result become the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the resulting register value should be even. Absolute Address--@aa:8, @aa:16, or @aa:24: The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), or 24 bits long (@aa:24). For an 8-bit absolute address, the upper 16 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 8 bits are a sign extension. A 24-bit absolute address can access the entire address space. Table 2.12 indicates the accessible address ranges. Table 2.12 Absolute Address Access Ranges
Absolute Address 8 bits (@aa:8) 16 bits (@aa:16) 1-Mbyte Modes H'FFF00 to H'FFFFF (1048320 to 1048575) H'00000 to H'07FFF, H'F8000 to H'FFFFF (0 to 32767, 1015808 to 1048575) H'00000 to H'FFFFF (0 to 1048575) 16-Mbyte Modes H'FFFF00 to H'FFFFFF (16776960 to 16777215) H'000000 to H'007FFF, H'FF8000 to H'FFFFFF (0 to 32767, 16744448 to 16777215) H'000000 to H'FFFFFF (0 to 16777215)
24 bits (@aa:24)
Immediate--#xx:8, #xx:16, or #xx:32: The instruction code contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The instruction codes of the ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. The instruction codes of some bit manipulation instructions contain 3-bit immediate data specifying a bit number. The TRAPA instruction code contains 2-bit immediate data specifying a vector address.
Rev.4.00 Aug. 20, 2007 Page 42 of 638 REJ09B0395-0400
2. CPU
Program-Counter Relative--@(d:8, PC) or @(d:16, PC): This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction code is signextended to 24 bits and added to the 24-bit PC contents to generate a 24-bit branch address. The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is -126 to +128 bytes (-63 to +64 words) or -32766 to +32768 bytes (-16383 to +16384 words) from the branch instruction. The resulting value should be an even number. Memory Indirect--@@aa:8: This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The memory operand is accessed by longword access. The first byte of the memory operand is ignored, generating a 24-bit branch address. See figure 2.10. The upper bits of the 8-bit absolute address are assumed to be 0 (H'0000), so the address range is 0 to 255 (H'000000 to H'0000FF). Note that the first part of this range is also the exception vector area. For further details see section 5, Interrupt Controller.
Specified by @aa:8
Reserved
Branch address
Figure 2.10 Memory-Indirect Branch Address Specification When a word-size or longword-size memory operand is specified, or when a branch address is specified, if the specified memory address is odd, the least significant bit is regarded as 0. The accessed data or instruction code therefore begins at the preceding address. See section 2.5.2, Memory Data Formats. 2.7.2 Effective Address Calculation
Table 2.13 explains how an effective address is calculated in each addressing mode. In the 1-Mbyte operating modes the upper 4 bits of the calculated address are ignored in order to generate a 20-bit effective address.
Rev.4.00 Aug. 20, 2007 Page 43 of 638 REJ09B0395-0400
2. CPU
No. Operand is general register contents 31 23 General register contents 0 0
Addressing Mode and Instruction Format Effective Address Calculation Effective Address
1
Register direct (Rn)
op
rm rn
2
Register indirect (@ERn)
op 31 General register contents 23 0
r
3
Register indirect with displacement @(d:16, ERn)/@(d:24, ERn)
Rev.4.00 Aug. 20, 2007 Page 44 of 638 REJ09B0395-0400
0 Sign extension disp 31 General register contents 0 23 0 1, 2, or 4 31 General register contents 0 23 1, 2, or 4 1 for a byte operand, 2 for a word operand, 4 for a longword operand 0
Table 2.13 Effective Address Calculation
op
r
4
Register indirect with post-increment or pre-decrement
Register indirect with post-increment @ERn+
op
r
Register indirect with pre-decrement @-ERn
op
r
No. 23 H'FFFF
Addressing Mode and Instruction Format Effective Address Calculation Effective Address
5 abs 23 op abs 23 op abs 16 15
Sign extension
Absolute address @aa:8
87
0
op
0
@aa:16
0
@aa:24
6 op IMM
Immediate #xx:8, #xx:16, or #xx:32
Operand is immediate data
7
Program-counter relative @(d:8, PC) or @(d:16, PC)
23 PC contents
0 23
Sign extension
0 disp
Rev.4.00 Aug. 20, 2007 Page 45 of 638 REJ09B0395-0400
disp
op
2. CPU
2. CPU
No.
Addressing Mode and Instruction Format Effective Address Calculation Effective Address
8
Memory indirect @@aa:8
Normal mode abs 23 H'0000 15 0 Memory contents abs 23 16 15 H'00 0 87 0
Rev.4.00 Aug. 20, 2007 Page 46 of 638 REJ09B0395-0400
abs 23 H'0000 31 Memory contents 87 abs 0 23 0 0
op
Advanced mode
op
Legend: r, rm, rn: op: disp: IMM: abs:
Register field Operation field Displacement Immediate data Absolute address
2. CPU
2.8
2.8.1
Processing States
Overview
The H8/300H CPU has five processing states: the program execution state, exception-handling state, power-down state, reset state, and bus-released state. The power-down state includes sleep mode, software standby mode, and hardware standby mode. Figure 2.11 classifies the processing states. Figure 2.13 indicates the state transitions.
Processing states Program execution state The CPU executes program instructions in sequence Exception-handling state A transient state in which the CPU executes a hardware sequence (saving PC and CCR, fetching a vector, etc.) in response to a reset, interrupt, or other exception
Bus-released state The external bus has been released in response to a bus request signal from a bus master other than the CPU Reset state The CPU and all on-chip supporting modules are initialized and halted
Power-down state The CPU is halted to conserve power
Sleep mode
Software standby mode
Hardware standby mode
Figure 2.11 Processing States 2.8.2 Program Execution State
In this state the CPU executes program instructions in normal sequence.
Rev.4.00 Aug. 20, 2007 Page 47 of 638 REJ09B0395-0400
2. CPU
2.8.3
Exception-Handling State
The exception-handling state is a transient state that occurs when the CPU alters the normal program flow due to a reset, interrupt, or trap instruction. The CPU fetches a starting address from the exception vector table and branches to that address. In interrupt and trap exception handling the CPU references the stack pointer (ER7) and saves the program counter and condition code register. Types of Exception Handling and Their Priority: Exception handling is performed for resets, interrupts, and trap instructions. Table 2.14 indicates the types of exception handling and their priority. Trap instruction exceptions are accepted at all times in the program execution state. Table 2.14 Exception Handling Types and Priority
Priority High Type of Exception Reset Interrupt Detection Timing Synchronized with clock End of instruction execution or end of exception handling* When TRAPA instruction is executed Start of Exception Handling Exception handling starts immediately when RES changes from low to high When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence Exception handling starts when a trap (TRAPA) instruction is executed
Trap instruction Low Note: *
Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling.
Figure 2.12 classifies the exception sources. For further details about exception sources, vector numbers, and vector addresses, see section 4, Exception Handling, and section 5, Interrupt Controller.
Reset External interrupts Exception sources Interrupt Internal interrupts (from on-chip supporting modules) Trap instruction
Figure 2.12 Classification of Exception Sources
Rev.4.00 Aug. 20, 2007 Page 48 of 638 REJ09B0395-0400
2. CPU
Bus request End of bus release Program execution state End of bus release Bus request Exception handling source Bus-released state End of exception handling Exception-handling state
SLEEP instruction with SSBY = 0 Sleep mode
Interrupt source NMI, IRQ 0 , IRQ 1, or IRQ 2 interrupt
SLEEP instruction with SSBY = 1
Software standby mode
RES = "High" STBY = "High", RES = "Low"
Reset state*1
Hardware standby mode*2 Power-down state
Notes: 1. From any state except hardware standby mode, a transition to the reset state occurs whenever RES goes low. 2. From any state, a transition to hardware standby mode occurs when STBY goes low.
Figure 2.13 State Transitions 2.8.4 Exception Handling Operation
Reset Exception Handling: Reset exception handling has the highest priority. The reset state is entered when the RES signal goes low. Reset exception handling starts after that, when RES changes from low to high. When reset exception handling starts the CPU fetches a start address from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during the reset exception-handling sequence and immediately after it ends. Interrupt Exception Handling and Trap Instruction Exception Handling: When these exception-handling sequences begin, the CPU references the stack pointer (ER7) and pushes the program counter and condition code register on the stack. Next, if the UE bit in the system control register (SYSCR) is set to 1, the CPU sets the I bit in the condition code register to 1. If the UE bit is cleared to 0, the CPU sets both the I bit and the UI bit in the condition code register to 1. Then
Rev.4.00 Aug. 20, 2007 Page 49 of 638 REJ09B0395-0400
2. CPU
the CPU fetches a start address from the exception vector table and execution branches to that address. Figure 2.14 shows the stack after the exception-handling sequence.
SP-4 SP-3 SP-2 SP-1 SP (ER7) Stack area
SP (ER7) SP+1 SP+2 SP+3 SP+4
CCR
PC
Even address
Before exception handling starts Legend: CCR: Condition code register SP: Stack pointer
Pushed on stack
After exception handling ends
Notes: 1. PC is the address of the first instruction executed after the return from the exception-handling routine. 2. Registers must be saved and restored by word access or longword access, starting at an even address.
Figure 2.14 Stack Structure after Exception Handling 2.8.5 Bus-Released State
In this state the bus is released to a bus master other than the CPU, in response to a bus request. The bus masters other than the CPU is an external bus master. While the bus is released, the CPU halts except for internal operations. Interrupt requests are not accepted. For details see section 6.6, Bus Arbiter. 2.8.6 Reset State
When the RES input goes low all current processing stops and the CPU enters the reset state. The I bit in the condition code register is set to 1 by a reset. All interrupts are masked in the reset state. Reset exception handling starts when the RES signal changes from low to high.
Rev.4.00 Aug. 20, 2007 Page 50 of 638 REJ09B0395-0400
2. CPU
The reset state can also be entered by a watchdog timer overflow. For details see section 11, Watchdog Timer. 2.8.7 Power-Down State
In the power-down state the CPU stops operating to conserve power. There are three modes: sleep mode, software standby mode, and hardware standby mode. Sleep Mode: A transition to sleep mode is made if the SLEEP instruction is executed while the SSBY bit is cleared to 0 in the system control register (SYSCR). CPU operations stop immediately after execution of the SLEEP instruction, but the contents of CPU registers are retained. Software Standby Mode: A transition to software standby mode is made if the SLEEP instruction is executed while the SSBY bit is set to 1 in SYSCR. The CPU and clock halt and all on-chip supporting modules stop operating. The on-chip supporting modules are reset, but as long as a specified voltage is supplied the contents of CPU registers and on-chip RAM are retained. The I/O ports also remain in their existing states. Hardware Standby Mode: A transition to hardware standby mode is made when the STBY input goes low. As in software standby mode, the CPU and all clocks halt and the on-chip supporting modules are reset, but as long as a specified voltage is supplied, on-chip RAM contents are retained. For further information see section 18, Power-Down State.
2.9
2.9.1
Basic Operational Timing
Overview
The H8/300H CPU operates according to the system clock (). The interval from one rise of the system clock to the next rise is referred to as a "state." A memory cycle or bus cycle consists of two or three states. The CPU uses different methods to access on-chip memory, the on-chip supporting modules, and the external address space. Access to the external address space can be controlled by the bus controller. 2.9.2 On-Chip Memory Access Timing
On-chip memory is accessed in two states. The data bus is 16 bits wide, permitting both byte and word access. Figure 2.15 shows the on-chip memory access cycle. Figure 2.16 indicates the pin states. The H8/3008 has a function for changing the method of outputting addresses from the address pins. For details see section 6.3.5, Address Output Method.
Rev.4.00 Aug. 20, 2007 Page 51 of 638 REJ09B0395-0400
2. CPU
Bus cycle T1 state Internal address bus Internal read signal Internal data bus (read access) Internal write signal Internal data bus (write access) Write data Read data Address T2 state
Figure 2.15 On-Chip Memory Access Cycle
T1 Address bus AS , RD, HWR , LWR Address T2
High High impedance
D15 to D0
Figure 2.16 Pin States during On-Chip Memory Access (Address Update Mode 1) 2.9.3 On-Chip Supporting Module Access Timing
The on-chip supporting modules are accessed in three states. The data bus is 8 or 16 bits wide, depending on the internal I/O register being accessed. Figure 2.17 shows the on-chip supporting module access timing. Figure 2.18 indicates the pin states.
Rev.4.00 Aug. 20, 2007 Page 52 of 638 REJ09B0395-0400
2. CPU
Bus cycle T1 state Address bus Internal read signal Internal data bus Address T2 state T3 state
Read access
Read data
Internal write signal Write access Internal data bus Write data
Figure 2.17 Access Cycle for On-Chip Supporting Modules
T1 Address bus AS , RD, HWR , LWR Address T2 T3
High High impedance
D15 to D0
Figure 2.18 Pin States during Access to On-Chip Supporting Modules 2.9.4 Access to External Address Space
The external address space is divided into eight areas (areas 0 to 7). Bus-controller settings determine whether each area is accessed via an 8-bit or 16-bit data bus, and whether it is accessed in two or three states. For details see section 6, Bus Controller.
Rev.4.00 Aug. 20, 2007 Page 53 of 638 REJ09B0395-0400
2. CPU
Rev.4.00 Aug. 20, 2007 Page 54 of 638 REJ09B0395-0400
3. MCU Operating Modes
Section 3 MCU Operating Modes
3.1
3.1.1
Overview
Operating Mode Selection
The H8/3008 has four operating modes (modes 1 to 4) that are selected by the mode pins (MD2 to MD0) as indicated in table 3.1. The input at these pins determines the size of the address space and the initial bus mode. Table 3.1 Operating Mode Selection
Description Mode Pins Operating Mode MD2 MD1 MD0 Mode 1 Mode 2 Mode 3 Mode 4 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Address Space Setting prohibited Expanded mode Expanded mode Expanded mode Expanded mode Setting prohibited Setting prohibited Setting prohibited Initial Bus 1 Mode* Setting prohibited 8 bits 16 bits 8 bits 16 bits Setting prohibited Setting prohibited Setting prohibited
On-Chip ROM On-Chip RAM Setting prohibited Disabled Disabled Disabled Disabled Setting prohibited Setting prohibited Setting prohibited Setting prohibited Enabled* Enabled* Enabled* Enabled*
2
2
2
2
Setting prohibited Setting prohibited Setting prohibited
Notes: 1. In modes 1 to 4, an 8-bit or 16-bit data bus can be selected on a per-area basis by settings made in the area bus width control register (ABWCR). For details see section 6, Bus Controller. 2. If the RAME bit in SYSCR is cleared to 0, these addresses become external addresses.
For the address space size there are two choices: 1 Mbyte or 16 Mbyte. The external data bus is either 8 or 16 bits wide depending on ABWCR settings. 8-bit bus mode is used only if 8-bit access is selected for all areas. For details see section 6, Bus Controller.
Rev.4.00 Aug. 20, 2007 Page 55 of 638 REJ09B0395-0400
3. MCU Operating Modes
Modes 1 to 4 are externally expanded modes that enable access to external memory and peripheral devices and disable access to the on-chip ROM. Modes 1 and 2 support a maximum address space of 1 Mbyte. Modes 3 and 4 support a maximum address space of 16 Mbytes. The H8/3008 can be used only in modes 1 to 4. The inputs at the mode pins must select one of these four modes. The inputs at the mode pins must not be changed during operation. Set the reset state before changing the inputs at these pins. 3.1.2 Register Configuration
The H8/3008 has a mode control register (MDCR) that indicates the inputs at the mode pins (MD2 to MD0), and a system control register (SYSCR). Table 3.2 summarizes these registers. Table 3.2
Address* H'EE011 H'EE012 Note: *
Registers
Name Mode control register System control register Abbreviation MDCR SYSCR R/W R R/W Initial Value Undetermined H'09
Lower 20 bits of the address in advanced mode.
3.2
Mode Control Register (MDCR)
MDCR is an 8-bit read-only register that indicates the current operating mode of the H8/3008.
Bit Initial value Read/Write 7 1 6 1 5 0 Reserved bits 4 0 3 0 2 MDS2 * R 1 MDS1 * R 0 MDS0 * R
Mode select 2 to 0 Bits indicating the current operating mode
Note: * Determined by pins MD2 to MD0 .
Bits 7 and 6--Reserved: These bits can not be modified and are always read as 1. Bits 5 to 3--Reserved: These bits can not be modified and are always read as 0. Bits 2 to 0--Mode Select 2 to 0 (MDS2 to MDS0): These bits indicate the logic levels at pins MD2 to MD0 (the current operating mode). MDS2 to MDS0 correspond to MD2 to MD0. MDS2 to
Rev.4.00 Aug. 20, 2007 Page 56 of 638 REJ09B0395-0400
3. MCU Operating Modes
MDS0 are read-only bits. The mode pin (MD2 to MD0) levels are latched into these bits when MDCR is read.
3.3
System Control Register (SYSCR)
SYSCR is an 8-bit register that controls the operation of the H8/3008.
Bit Initial value Read/Write 7 SSBY 0 R/W 6 STS2 0 R/W 5 STS1 0 R/W 4 STS0 0 R/W 3 UE 1 R/W 2 NMIEG 0 R/W 1 SSOE 0 R/W 0 RAME 1 R/W RAM enable Enables or disables on-chip RAM Software standby output port enable Selects the output state of the address bus and bus control signals in software standby mode NMI edge select Selects the valid edge of the NMI input User bit enable Selects whether to use the UI bit in CCR as a user bit or an interrupt mask bit Standby timer select 2 to 0 These bits select the waiting time at recovery from software standby mode Software standby Enables transition to software standby mode
Rev.4.00 Aug. 20, 2007 Page 57 of 638 REJ09B0395-0400
3. MCU Operating Modes
Bit 7--Software Standby (SSBY): Enables transition to software standby mode. (For further information about software standby mode see section 18, Power-Down State.) When software standby mode is exited by an external interrupt, and a transition is made to normal operation, this bit remains set to 1. To clear this bit, write 0.
Bit 7 SSBY 0 1 Description SLEEP instruction causes transition to sleep mode SLEEP instruction causes transition to software standby mode (Initial value)
Bits 6 to 4--Standby Timer Select 2 to 0 (STS2 to STS0): These bits select the length of time the CPU and on-chip supporting modules wait for the internal clock oscillator to settle when software standby mode is exited by an external interrupt. When using a crystal oscillator, set these bits so that the waiting time will be at least 7 ms at the system clock rate. For further information about waiting time selection, see section 18.4.3, Selection of Waiting Time for Exit from Software Standby Mode.
Bit 6 STS2 0 0 0 0 1 1 1 1 Bit 5 STS1 0 0 1 1 0 0 1 1 Bit 4 STS0 0 1 0 1 0 1 0 1 Description Waiting time = 8,192 states Waiting time = 16,384 states Waiting time = 32,768 states Waiting time = 65,536 states Waiting time = 131,072 states Waiting time = 262,144 states Waiting time = 1,024 states Illegal setting (Initial value)
Rev.4.00 Aug. 20, 2007 Page 58 of 638 REJ09B0395-0400
3. MCU Operating Modes
Bit 3--User Bit Enable (UE): Selects whether to use the UI bit in the condition code register as a user bit or an interrupt mask bit.
Bit 3 UE 0 1 Description UI bit in CCR is used as an interrupt mask bit UI bit in CCR is used as a user bit (Initial value)
Bit 2--NMI Edge Select (NMIEG): Selects the valid edge of the NMI input.
Bit 2 NMIEG 0 1 Description An interrupt is requested at the falling edge of NMI An interrupt is requested at the rising edge of NMI (Initial value)
Bit 1--Software Standby Output Port Enable (SSOE): Specifies whether the address bus and bus control signals (CS0 to CS7, AS, RD, HWR, LWR) are kept as outputs or fixed high, or placed in the high-impedance state in software standby mode.
Bit 1 SSOE 0 1 Description In software standby mode, the address bus and bus control signals are all highimpedance (Initial value) In software standby mode, the address bus retains its output state and bus control signals are fixed high
Bit 0--RAM Enable (RAME): Enables or disables the on-chip RAM. The RAME bit is initialized by the rising edge of the RES signal. It is not initialized in software standby mode.
Bit 0 RAME 0 1 Description On-chip RAM is disabled On-chip RAM is enabled (Initial value)
Rev.4.00 Aug. 20, 2007 Page 59 of 638 REJ09B0395-0400
3. MCU Operating Modes
3.4
3.4.1
Operating Mode Descriptions
Mode 1
Ports 1, 2, and 5 function as address pins A19 to A0, permitting access to a maximum 1-Mbyte address space. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. If at least one area is designated for 16-bit access in ABWCR, the bus mode switches to 16 bits. 3.4.2 Mode 2
Ports 1, 2, and 5 function as address pins A19 to A0, permitting access to a maximum 1-Mbyte address space. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. If all areas are designated for 8-bit access in ABWCR, the bus mode switches to 8 bits. 3.4.3 Mode 3
Ports 1, 2, and 5 and part of port A function as address pins A23 to A0, permitting access to a maximum 16-Mbyte address space. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. If at least one area is designated for 16-bit access in ABWCR, the bus mode switches to 16 bits. A23 to A21 are valid when 0 is written in bits 7 to 5 of the bus release control register (BRCR). (In this mode A20 is always used for address output.) 3.4.4 Mode 4
Ports 1, 2, and 5 and part of port A function as address pins A23 to A0, permitting access to a maximum 16-Mbyte address space. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. If all areas are designated for 8-bit access in ABWCR, the bus mode switches to 8 bits. A23 to A21 are valid when 0 is written in bits 7 to 5 of BRCR. (In this mode A20 is always used for address output.) 3.4.5 Modes 5 to 7
These modes cannot be used in the H8/3008. Pin settings must not be made for these modes.
Rev.4.00 Aug. 20, 2007 Page 60 of 638 REJ09B0395-0400
3. MCU Operating Modes
3.5
Pin Functions in Each Operating Mode
The pin functions of ports 1 to 5 and port A vary depending on the operating mode. Table 3.3 indicates their functions in each operating mode. Table 3.3
Port Port 1 Port 2 Port 3 Port 4 Port 5 Port A
Pin Functions in Each Mode
Mode 1 A7 to A0 A15 to A8 D15 to D8 P47 to P40* A19 to A16 PA7 to PA4
1
Mode 2 A7 to A0 A15 to A8 D15 to D8 D7 to D0* A19 to A16 PA7 to PA4
1
Mode 3 A7 to A0 A15 to A8 D15 to D8 P47 to P40* A19 to A16 PA6 to PA4, A20*
2 1
Mode 4 A7 to A0 A15 to A8 D15 to D8 D7 to D0* A19 to A16 PA6 to PA4, A20*
2 1
Notes: 1. Initial state. The bus mode can be switched by settings in ABWCR. These pins function as P47 to P40 in 8-bit bus mode, and as D7 to D0 in 16-bit bus mode. 2. Initial state. A20 is always an address output pin. PA6 to PA4 are switched over to A23 to A21 output by writing 0 in bits 7 to 5 of BRCR.
Rev.4.00 Aug. 20, 2007 Page 61 of 638 REJ09B0395-0400
3. MCU Operating Modes
3.6
Memory Map in Each Operating Mode
Figure 3.1 shows memory map of the H8/3008. In the expanded modes, the address space is divided into eight areas. The initial bus mode differs between modes 1 and 2, and also between modes 3 and 4. The address locations of the on-chip RAM and on-chip registers differ between the 1-Mbyte modes (modes 1 and 2) and the 16-Mbyte modes (modes 3 and 4). The address range specifiable by the CPU in the 8- and 16-bit absolute addressing modes (@aa:8 and @aa:16) also differs. 3.6.1 Reserved Areas
The H8/3008 memory map includes reserved areas to which access (reading or writing) is prohibited. Normal operation cannot be guaranteed if the following reserved areas are accessed. Reserved Area in Internal I/O Register Space: The H8/3008 internal I/O register space includes a reserved area to which access is prohibited. For details see Appendix B, Internal I/O Registers.
Rev.4.00 Aug. 20, 2007 Page 62 of 638 REJ09B0395-0400
3. MCU Operating Modes
Modes 1 and 2 (1-Mbyte expanded modes with on-chip ROM disabled) Modes 3 and 4 (16-Mbyte expanded modes with on-chip ROM disabled) Vector area
Memory-indirect branch addresses
16-bit absolute addresses
H'000FF
H'0000FF
H'07FFF
H'007FFF
H'1FFFF H'20000 H'3FFFF H'40000 H'5FFFF H'60000 External H'7FFFF address space H'80000 H'9FFFF H'A0000 H'BFFFF H'C0000 H'DFFFF H'E0000 H'EE000 H'EE0FF H'F8000 H'FEF1F H'FEF20 H'FFF00 H'FFF1F H'FFF20 H'FFFE9 H'FFFEA H'FFFFF Internal I/O registers (1)
External address space
Area 0 Area 1 Area 2 Area 3 Area 4 Area 5 Area 6 Area 7 H'7FFFFF H'800000 H'5FFFFF H'600000 H'3FFFFF H'400000 H'1FFFFF H'200000
Area 0
Area 1
Area 2
External Area 3 address space
Area 4 H'9FFFFF H'A00000 Area 5 H'BFFFFF H'C00000 Area 6 H'DFFFFF H'E00000 H'FEE000 H'FEE0FF H'FF8000 H'FFEF1F H'FFEF20 H'FFFF00 H'FFFF1F H'FFFF20 H'FFFFE9 H'FFFFEA H'FFFFFF
External address space
On-chip RAM*
Internal I/O registers (2) External address space
16-bit absolute addresses
8-bit absolute addresses
Area 7 Internal I/O registers (1)
Internal I/O registers (2) External address space
Note: * External addresses can be accessed by disabling on-chip RAM.
Figure 3.1 Memory Map of H8/3008 in Each Operating Mode
Rev.4.00 Aug. 20, 2007 Page 63 of 638 REJ09B0395-0400
8-bit absolute addresses
On-chip RAM*
16-bit absolute addresses
16-bit absolute addresses
Vector area
Memory-indirect branch addresses
H'00000
H'000000
3. MCU Operating Modes
Rev.4.00 Aug. 20, 2007 Page 64 of 638 REJ09B0395-0400
4. Exception Handling
Section 4 Exception Handling
4.1
4.1.1
Overview
Exception Handling Types and Priority
As table 4.1 indicates, exception handling may be caused by a reset, interrupt, or trap instruction. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in priority order. Trap instruction exceptions are accepted at all times in the program execution state. Table 4.1 Exception Types and Priority
Start of Exception Handling Starts immediately after a low-to-high transition at the RES pin Interrupt requests are handled when execution of the current instruction or handling of the current exception is completed
Priority Exception Type High Reset Interrupt Low
Trap instruction (TRAPA) Started by execution of a trap instruction (TRAPA)
4.1.2
Exception Handling Operation
Exceptions originate from various sources. Trap instructions and interrupts are handled as follows. 1. The program counter (PC) and condition code register (CCR) are pushed onto the stack. 2. The CCR interrupt mask bit is set to 1. 3. A vector address corresponding to the exception source is generated, and program execution starts from that address. Note: For a reset exception, steps 2 and 3 above are carried out.
Rev.4.00 Aug. 20, 2007 Page 65 of 638 REJ09B0395-0400
4. Exception Handling
4.1.3
Exception Vector Table
The exception sources are classified as shown in figure 4.1. Different vectors are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses.
* Reset External interrupts: NMI, IRQ 0 to IRQ5 Exception sources * Interrupts * Trap instruction Internal interrupts: 27 interrupts from on-chip supporting modules
Figure 4.1 Exception Sources
Rev.4.00 Aug. 20, 2007 Page 66 of 638 REJ09B0395-0400
4. Exception Handling
Table 4.2
Exception Vector Table
Vector Address*
1
Exception Source Reset Reserved for system use
Vector Number 0 1 2 3 4 5 6
Advanced Mode H'0000 to H'0003 H'0004 to H'0007 H'0008 to H'000B H'000C to H'000F H'0010 to H'0013 H'0014 to H'0017 H'0018 to H'001B H'001C to H'001F H'0020 to H'0023 H'0024 to H'0027 H'0028 to H'002B H'002C to H'002F H'0030 to H'0033 H'0034 to H'0037 H'0038 to H'003B H'003C to H'003F H'0040 to H'0043 H'0044 to H'0047 H'0048 to H'004B H'004C to H'004F H'0050 to H'0053 to H'00FC to H'00FF
Normal Mode H'0000 to H'0001 H'0002 to H'0003 H'0004 to H'0005 H'0006 to H'0007 H'0008 to H'0009 H'000A to H'000B H'000C to H'000D H'000E to H'000F H'0010 to H'0011 H'0012 to H'0013 H'0014 to H'0015 H'0016 to H'0017 H'0018 to H'0019 H'001A to H'001B H'001C to H'001D H'001E to H'001F H'0020 to H'0021 H'0022 to H'0023 H'0024 to H'0025 H'0026 to H'0027 H'0028 to H'0029 to H'007E to H'007F
External interrupt (NMI) Trap instruction (4 sources)
7 8 9 10 11
External interrupt IRQ0 External interrupt IRQ1 External interrupt IRQ2 External interrupt IRQ3 External interrupt IRQ4 External interrupt IRQ5 Reserved for system use
2
12 13 14 15 16 17 18 19
Internal interrupts*
20 to 63
Notes: 1. Lower 16 bits of the address. 2. For the internal interrupt vectors, see section 5.3.3, Interrupt Vector Table.
Rev.4.00 Aug. 20, 2007 Page 67 of 638 REJ09B0395-0400
4. Exception Handling
4.2
4.2.1
Reset
Overview
A reset is the highest-priority exception. When the RES pin goes low, all processing halts and the chip enters the reset state. A reset initializes the internal state of the CPU and the registers of the on-chip supporting modules. Reset exception handling begins when the RES pin changes from low to high. The chip can also be reset by overflow of the watchdog timer. For details see section 11, Watchdog Timer. 4.2.2 Reset Sequence
The chip enters the reset state when the RES pin goes low. To ensure that the chip is reset, hold the RES pin low for at least 20 ms at power-up. To reset the chip during operation, hold the RES pin low for at least 10 system clock () cycles. In the versions with on-chip flash memory, the RES pin must be held low for at least 20 system clock cycles. See appendix D.2, Pin States at Reset, for the states of the pins in the reset state. When the RES pin goes high after being held low for the necessary time, the chip starts reset exception handling as follows. * The internal state of the CPU and the registers of the on-chip supporting modules are initialized, and the I bit is set to 1 in CCR. * The contents of the reset vector address (H'0000 to H'0003 in advanced mode, H'0000 to H'0001 in normal mode) are read, and program execution starts from the address indicated in the vector address. Figure 4.2 shows the reset sequence in modes 1 and 3. Figure 4.3 shows the reset sequence in modes 2 and 4.
Rev.4.00 Aug. 20, 2007 Page 68 of 638 REJ09B0395-0400
Vector fetch
Internal processing
Prefetch of first program instruction
RES
Address bus (1) (3) (5)
(7)
(9)
RD
HWR , LWR High (2) (4)
Figure 4.2 Reset Sequence (Modes 1 and 3)
(6) (8)
D15 to D8
(10)
(1), (3), (5), (7) (2), (4), (6), (8) (9) (10)
Address of reset exception handling vector: (1) = H'000000, (3) = H'000001, (5) = H'000002, (7) = H'000003 Start address (contents of reset exception handling vector address) Start address First instruction of program
4. Exception Handling
Rev.4.00 Aug. 20, 2007 Page 69 of 638 REJ09B0395-0400
Note: After a reset, the wait-state controller inserts three wait states in every bus cycle.
4. Exception Handling
Internal processing
Vector fetch
Prefetch of first program instruction
RES Address bus
(1)
(3)
(5)
RD HWR , LWR D15 to D0
High (2) (4) (6)
(1), (3) (2), (4) (5) (6)
Address of reset exception handling vector: (1) = H'000000, (3) = H'000002 Start address (contents of reset exception handling vector address) Start address First instruction of program
Note: After a reset, the wait-state controller inserts three wait states in every bus cycle.
Figure 4.3 Reset Sequence (Modes 2 and 4) 4.2.3 Interrupts after Reset
If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset exception handling. The first instruction of the program is always executed immediately after the reset state ends. This instruction should initialize the stack pointer (example: MOV.L #xx:32, SP).
Rev.4.00 Aug. 20, 2007 Page 70 of 638 REJ09B0395-0400
4. Exception Handling
4.3
Interrupts
Interrupt exception handling can be requested by seven external sources (NMI, IRQ0 to IRQ5), and 27 internal sources in the on-chip supporting modules. Figure 4.4 classifies the interrupt sources and indicates the number of interrupts of each type. The on-chip supporting modules that can request interrupts are the watchdog timer (WDT), 16-bit timer, 8-bit timer, serial communication interface (SCI), and A/D converter. Each interrupt source has a separate vector address. NMI is the highest-priority interrupt and is always accepted. Interrupts are controlled by the interrupt controller. The interrupt controller can assign interrupts other than NMI to two priority levels, and arbitrate between simultaneous interrupts. Interrupt priorities are assigned in interrupt priority registers A and B (IPRA and IPRB) in the interrupt controller. For details on interrupts see section 5, Interrupt Controller.
External interrupts Interrupts WDT* (1) 16-bit timer (9) 8-bit timer (8) SCI (8) A/D converter (1) NMI (1) IRQ 0 to IRQ 5 (6)
Internal interrupts
Notes: Numbers in parentheses are the number of interrupt sources. * When the watchdog timer is used as an interval timer, it generates an interrupt request at every counter overflow.
Figure 4.4 Interrupt Sources and Number of Interrupts
4.4
Trap Instruction
Trap instruction exception handling starts when a TRAPA instruction is executed. If the UE bit is set to 1 in the system control register (SYSCR), the exception handling sequence sets the I bit to 1 in CCR. If the UE bit is 0, the I and UI bits are both set to 1 in CCR. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, which is specified in the instruction code.
Rev.4.00 Aug. 20, 2007 Page 71 of 638 REJ09B0395-0400
4. Exception Handling
4.5
Stack Status after Exception Handling
Figure 4.5 shows the stack after completion of trap instruction exception handling and interrupt exception handling.
SP-4 SP-3 SP-2 SP-1 SP (ER7)
Stack area
SP (ER7) SP+1 SP+2 SP+3 SP+4
CCR CCR * PC H PC L Even address
Before exception handling Pushed on stack a. Normal mode
After exception handling
SP-4 SP-3 SP-2 SP-1 SP (ER7)
Stack area
SP (ER7) SP+1 SP+2 SP+3 SP+4
CCR PC E PC H PC L Even address
Before exception handling Pushed on stack b. Advanced mode Legend: PCE: Bits 23 to 16 of program counter (PC) PCH: Bits 15 to 8 of program counter (PC) PCL: Bits 7 to 0 of program counter (PC) CCR: Condition code register SP: Stack pointer
After exception handling
Notes: PC indicates the address of the first instruction that will be executed after return. Registers must be saved in word or longword size at even addresses. * Ignored at return.
Figure 4.5 Stack after Completion of Exception Handling
Rev.4.00 Aug. 20, 2007 Page 72 of 638 REJ09B0395-0400
4. Exception Handling
4.6
Notes on Stack Usage
When accessing word data or longword data, the H8/3008 regards the lowest address bit as 0. The stack should always be accessed by word access or longword access, and the value of the stack pointer (SP:ER7) should always be kept even. Use the following instructions to save registers: PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) Use the following instructions to restore registers: POP.W Rn POP.L ERn (or MOV.W @SP+, Rn) (or MOV.L @SP+, ERn)
Setting SP to an odd value may lead to a malfunction. Figure 4.6 shows an example of what happens when the SP value is odd.
Rev.4.00 Aug. 20, 2007 Page 73 of 638 REJ09B0395-0400
4. Exception Handling
CCR SP PC
SP
R1L
H'FFFEFA H'FFFEFB
PC
H'FFFEFC H'FFFEFD H'FFFEFE
SP
H'FFFEFF
TRAPA instruction executed
MOV. B R1L, @-ER7
SP set to H'FFFEFF Legend: CCR: Condition code register PC: Program counter R1L: General register R1L SP: Stack pointer
Data saved above SP
CCR contents lost
Note: The diagram illustrates modes 3 and 4.
Figure 4.6 Operation when SP Value is Odd
Rev.4.00 Aug. 20, 2007 Page 74 of 638 REJ09B0395-0400
5. Interrupt Controller
Section 5 Interrupt Controller
5.1
5.1.1
Overview
Features
The interrupt controller has the following features: * Interrupt priority registers (IPRs) for setting interrupt priorities Interrupts other than NMI can be assigned to two priority levels on a module-by-module basis in interrupt priority registers A and B (IPRA and IPRB). * Three-level enabling/disabling by the I and UI bits in the CPU's condition code register (CCR) and the UE bit in the system control register (SYSCR) * Seven external interrupt pins NMI has the highest priority and is always accepted; either the rising or falling edge can be selected. For each of IRQ5 to IRQ0, sensing of the falling edge or level sensing can be selected independently.
Rev.4.00 Aug. 20, 2007 Page 75 of 638 REJ09B0395-0400
5. Interrupt Controller
5.1.2
Block Diagram
Figure 5.1 shows a block diagram of the interrupt controller.
CPU ISCR NMI input IRQ input OVF TME . . . . . . . TEI TEIE IRQ input section ISR Priority decision logic IER IPRA, IPRB
Interrupt request Vector number
. . .
I Interrupt controller UE Legend: ISCR: IER: ISR: IPRA: IPRB: SYSCR: SYSCR IRQ sense control register IRQ enable register IRQ status register Interrupt priority register A Interrupt priority register B System control register UI
CCR
Figure 5.1 Interrupt Controller Block Diagram
Rev.4.00 Aug. 20, 2007 Page 76 of 638 REJ09B0395-0400
5. Interrupt Controller
5.1.3
Pin Configuration
Table 5.1 lists the interrupt pins. Table 5.1
Name Nonmaskable interrupt External interrupt request 5 to 0
Interrupt Pins
Abbreviation I/O NMI IRQ5 to IRQ0 Function
Input Nonmaskable interrupt, rising edge or falling edge selectable Input Maskable interrupts, falling edge or level sensing selectable
5.1.4
Register Configuration
Table 5.2 lists the registers of the interrupt controller. Table 5.2
Address* H'EE012 H'EE014 H'EE015 H'EE016 H'EE018 H'EE019
1
Interrupt Controller Registers
Name System control register IRQ sense control register IRQ enable register IRQ status register Interrupt priority register A Interrupt priority register B Abbreviation SYSCR ISCR IER ISR IPRA IPRB R/W R/W R/W R/W R/(W)* R/W R/W
2
Initial Value H'09 H'00 H'00 H'00 H'00 H'00
Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written, to clear flags.
Rev.4.00 Aug. 20, 2007 Page 77 of 638 REJ09B0395-0400
5. Interrupt Controller
5.2
5.2.1
Register Descriptions
System Control Register (SYSCR)
SYSCR is an 8-bit readable/writable register that controls software standby mode, selects the action of the UI bit in CCR, selects the NMI edge, and enables or disables the on-chip RAM. Only bits 3 and 2 are described here. For the other bits, see section 3.3, System Control Register (SYSCR). SYSCR is initialized to H'09 by a reset and in hardware standby mode. It is not initialized in software standby mode.
Bit Initial value Read/Write 7 SSBY 0 R/W 6 STS2 0 R/W 5 STS1 0 R/W 4 STS0 0 R/W 3 UE 1 R/W 2 NMIEG 0 R/W 1 SSOE 0 R/W 0 RAME 1 R/W
RAM enable Software standby output port enable Standby timer select 2 to 0 Software standby NMI edge select Selects the NMI input edge User bit enable Selects whether to use the UI bit in CCR as a user bit or interrupt mask bit
Rev.4.00 Aug. 20, 2007 Page 78 of 638 REJ09B0395-0400
5. Interrupt Controller
Bit 3--User Bit Enable (UE): Selects whether to use the UI bit in CCR as a user bit or an interrupt mask bit.
Bit 3 UE 0 1 Description UI bit in CCR is used as interrupt mask bit UI bit in CCR is used as user bit (Initial value)
Bit 2--NMI Edge Select (NMIEG): Selects the NMI input edge.
Bit 2 NMIEG 0 1 Description Interrupt is requested at falling edge of NMI input Interrupt is requested at rising edge of NMI input (Initial value)
5.2.2
Interrupt Priority Registers A and B (IPRA, IPRB)
IPRA and IPRB are 8-bit readable/writable registers that control interrupt priority.
Rev.4.00 Aug. 20, 2007 Page 79 of 638 REJ09B0395-0400
5. Interrupt Controller
Interrupt Priority Register A (IPRA): IPRA is an 8-bit readable/writable register in which interrupt priority levels can be set.
Bit Initial value Read/Write 7 IPRA7 0 R/W 6 IPRA6 0 R/W 5 IPRA5 0 R/W 4 IPRA4 0 R/W 3 IPRA3 0 R/W 2 IPRA2 0 R/W 1 IPRA1 0 R/W 0 IPRA0 0 R/W
Priority level A0 Selects the priority level of 16-bit timer channel 2 interrupt requests Priority level A1 Selects the priority level of 16-bit timer channel 1 interrupt requests Priority level A2 Selects the priority level of 16-bit timer channel 0 interrupt requests Priority level A3 Selects the priority level of WDT, and A/D converter interrupt requests Priority level A4 Selects the priority level of IRQ 4 and IRQ 5 interrupt requests Priority level A5 Selects the priority level of IRQ 2 and IRQ 3 interrupt requests Priority level A6 Selects the priority level of IRQ 1 interrupt requests Priority level A7 Selects the priority level of IRQ 0 interrupt requests
IPRA is initialized to H'00 by a reset and in hardware standby mode.
Rev.4.00 Aug. 20, 2007 Page 80 of 638 REJ09B0395-0400
5. Interrupt Controller
Bit 7--Priority Level A7 (IPRA7): Selects the priority level of IRQ0 interrupt requests.
Bit 7 IPRA7 0 1 Description IRQ0 interrupt requests have priority level 0 (low priority) IRQ0 interrupt requests have priority level 1 (high priority) (Initial value)
Bit 6--Priority Level A6 (IPRA6): Selects the priority level of IRQ1 interrupt requests.
Bit 6 IPRA6 0 1 Description IRQ1 interrupt requests have priority level 0 (low priority) IRQ1 interrupt requests have priority level 1 (high priority) (Initial value)
Bit 5--Priority Level A5 (IPRA5): Selects the priority level of IRQ2 and IRQ3 interrupt requests.
Bit 5 IPRA5 0 1 Description IRQ2 and IRQ3 interrupt requests have priority level 0 (low priority) IRQ2 and IRQ3 interrupt requests have priority level 1 (high priority) (Initial value)
Bit 4--Priority Level A4 (IPRA4): Selects the priority level of IRQ4 and IRQ5 interrupt requests.
Bit 4 IPRA4 0 1 Description IRQ4 and IRQ5 interrupt requests have priority level 0 (low priority) IRQ4 and IRQ5 interrupt requests have priority level 1 (high priority) (Initial value)
Bit 3--Priority Level A3 (IPRA3): Selects the priority level of WDT, and A/D converter interrupt requests.
Bit 3 IPRA3 0 1 Description WDT, and A/D converter interrupt requests have priority level 0 (low priority) (Initial value) WDT, and A/D converter interrupt requests have priority level 1 (high priority)
Rev.4.00 Aug. 20, 2007 Page 81 of 638 REJ09B0395-0400
5. Interrupt Controller
Bit 2--Priority Level A2 (IPRA2): Selects the priority level of 16-bit timer channel 0 interrupt requests.
Bit 2 IPRA2 0 1 Description 16-bit timer channel 0 interrupt requests have priority level 0 (low priority) (Initial value) 16-bit timer channel 0 interrupt requests have priority level 1 (high priority)
Bit 1--Priority Level A1 (IPRA1): Selects the priority level of 16-bit timer channel 1 interrupt requests.
Bit 1 IPRA1 0 1 Description 16-bit timer channel 1 interrupt requests have priority level 0 (low priority) (Initial value) 16-bit timer channel 1 interrupt requests have priority level 1 (high priority)
Bit 0--Priority Level A0 (IPRA0): Selects the priority level of 16-bit timer channel 2 interrupt requests.
Bit 0 IPRA0 0 1 Description 16-bit timer channel 2 interrupt requests have priority level 0 (low priority) (Initial value) 16-bit timer channel 2 interrupt requests have priority level 1 (high priority)
Rev.4.00 Aug. 20, 2007 Page 82 of 638 REJ09B0395-0400
5. Interrupt Controller
Interrupt Priority Register B (IPRB): IPRB is an 8-bit readable/writable register in which interrupt priority levels can be set.
Bit Initial value Read/Write 7 IPRB7 0 R/W 6 IPRB6 0 R/W 5 0 R/W 4 0 R/W 3 IPRB3 0 R/W 2 IPRB2 0 R/W 1 0 R/W 0 0 R/W
Reserved bit Priority level B2 Selects the priority level of SCI channel 1 interrupt requests Priority level B3 Selects the priority level of SCI channel 0 interrupt requests Reserved bits Priority level B6 Selects the priority level of 8-bit timer channel 2, 3 interrupt requests Priority level B7 Selects the priority level of 8-bit timer channel 0, 1 interrupt requests
IPRB is initialized to H'00 by a reset and in hardware standby mode. Bit 7--Priority Level B7 (IPRB7): Selects the priority level of 8-bit timer channel 0, 1 interrupt requests.
Bit 7 IPRB7 0 1 Description 8-bit timer channel 0 and 1 interrupt requests have priority level 0 (low priority) (Initial value) 8-bit timer channel 0 and 1 interrupt requests have priority level 1 (high priority)
Rev.4.00 Aug. 20, 2007 Page 83 of 638 REJ09B0395-0400
5. Interrupt Controller
Bit 6--Priority Level B6 (IPRB6): Selects the priority level of 8-bit timer channel 2, 3 interrupt requests.
Bit 6 IPRB6 0 1 Description 8-bit timer channel 2 and 3 interrupt requests have priority level 0 (low priority) (Initial value) 8-bit timer channel 2 and 3 interrupt requests have priority level 1 (high priority)
Bits 5 and 4--Reserved: These bits can be written and read, but they do not affect interrupt priority. Bit 3--Priority Level B3 (IPRB3): Selects the priority level of SCI channel 0 interrupt requests.
Bit 3 IPRB3 0 1 Description SCI channel 0 interrupt requests have priority level 0 (low priority) SCI channel 0 interrupt requests have priority level 1 (high priority) (Initial value)
Bit 2--Priority Level B2 (IPRB2): Selects the priority level of SCI channel 1 interrupt requests.
Bit 2 IPRB2 0 1 Description SCI channel 1 interrupt requests have priority level 0 (low priority) SCI channel 1 interrupt requests have priority level 1 (high priority) (Initial value)
Bits 1 and 0--Reserved: These bits can be written and read, but they do not affect interrupt priority. 5.2.3 IRQ Status Register (ISR)
ISR is an 8-bit readable/writable register that indicates the status of IRQ5 to IRQ0 interrupt requests.
Rev.4.00 Aug. 20, 2007 Page 84 of 638 REJ09B0395-0400
5. Interrupt Controller
Bit Initial value Read/Write 7 0 6 0 5 IRQ5F 0 R/(W)* 4 IRQ4F 0 R/(W)* 3 IRQ3F 0 R/(W)* 2 IRQ2F 0 R/(W)* 1 IRQ1F 0 R/(W)* 0 IRQ0F 0 R/(W)*
Reserved bits
IRQ 5 to IRQ0 flags These bits indicate IRQ 5 to IRQ 0 flag interrupt request status
Note: * Only 0 can be written, to clear flags.
ISR is initialized to H'00 by a reset and in hardware standby mode. Bits 7 and 6--Reserved: These bits can not be modified and are always read as 0. Bits 5 to 0--IRQ5 to IRQ0 Flags (IRQ5F to IRQ0F): These bits indicate the status of IRQ5 to IRQ0 interrupt requests.
Bits 5 to 0 IRQ5F to IRQ0F Description 0 [Clearing conditions] (Initial value) 0 is written in IRQnF after reading the IRQnF flag when IRQnF = 1. IRQnSC = 0, IRQn input is high, and interrupt exception handling is carried out. IRQnSC = 1 and IRQn interrupt exception handling is carried out. [Setting conditions] IRQnSC = 0 and IRQn input is low. IRQnSC = 1 and IRQn input changes from high to low.
1
Note: n = 5 to 0
5.2.4
IRQ Enable Register (IER)
IER is an 8-bit readable/writable register that enables or disables IRQ5 to IRQ0 interrupt requests.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 IRQ5E 0 R/W 4 IRQ4E 0 R/W 3 IRQ3E 0 R/W 2 IRQ2E 0 R/W 1 IRQ1E 0 R/W 0 IRQ0E 0 R/W
Reserved bits
IRQ 5 to IRQ0 enable These bits enable or disable IRQ 5 to IRQ 0 interrupts
IER is initialized to H'00 by a reset and in hardware standby mode.
Rev.4.00 Aug. 20, 2007 Page 85 of 638 REJ09B0395-0400
5. Interrupt Controller
Bits 7 and 6--Reserved: These bits can be written and read, but they do not enable or disable interrupts. Bits 5 to 0--IRQ5 to IRQ0 Enable (IRQ5E to IRQ0E): These bits enable or disable IRQ5 to IRQ0 interrupts.
Bits 5 to 0 IRQ5E to IRQ0E Description 0 1 IRQ5 to IRQ0 interrupts are disabled IRQ5 to IRQ0 interrupts are enabled (Initial value)
5.2.5
IRQ Sense Control Register (ISCR)
ISCR is an 8-bit readable/writable register that selects level sensing or falling-edge sensing of the inputs at pins IRQ5 to IRQ0.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 0 R/W
IRQ5SC IRQ4SC IRQ3SC IRQ2SC IRQ1SC IRQ0SC
Reserved bits
IRQ 5 to IRQ0 sense control These bits select level sensing or falling-edge sensing for IRQ 5 to IRQ 0 interrupts
ISCR is initialized to H'00 by a reset and in hardware standby mode. Bits 7 and 6--Reserved: These bits can be written and read, but they do not select level or falling-edge sensing. Bits 5 to 0--IRQ5 to IRQ0 Sense Control (IRQ5SC to IRQ0SC): These bits select whether interrupts IRQ5 to IRQ0 are requested by level sensing of pins IRQ5 to IRQ0, or by falling-edge sensing.
Bits 5 to 0 IRQ5SC to IRQ0SC Description 0 1 Interrupts are requested when IRQ5 to IRQ0 inputs are low Interrupts are requested by falling-edge input at IRQ5 to IRQ0 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 86 of 638 REJ09B0395-0400
5. Interrupt Controller
5.3
Interrupt Sources
The interrupt sources include external interrupts (NMI, IRQ5 to IRQ0) and 27 internal interrupts. 5.3.1 External Interrupts
There are seven external interrupts: NMI, and IRQ5 to IRQ0. Of these, NMI, IRQ2, IRQ1, and IRQ0 can be used to exit software standby mode. NMI: NMI is the highest-priority interrupt and is always accepted, regardless of the states of the I and UI bits in CCR. The NMIEG bit in SYSCR selects whether an interrupt is requested by the rising or falling edge of the input at the NMI pin. NMI interrupt exception handling has vector number 7. IRQ5 to IRQ0 Interrupts: These interrupts are requested by input signals at pins IRQ5 to IRQ0. The IRQ5 to IRQ0 interrupts have the following features. * ISCR settings can select whether an interrupt is requested by the low level of the input at pins IRQ5 to IRQ0, or by the falling edge. * IER settings can enable or disable the IRQ5 to IRQ0 interrupts. Interrupt priority levels can be assigned by four bits in IPRA (IPRA7 to IPRA4). * The status of IRQ5 to IRQ0 interrupt requests is indicated in ISR. The ISR flags can be cleared to 0 by software. Figure 5.2 shows a block diagram of interrupts IRQ5 to IRQ0.
IRQnSC IRQnF Edge/level sense circuit IRQn input S R Clear signal Note: n = 5 to 0 Q IRQn interrupt request IRQnE
Figure 5.2 Block Diagram of Interrupts IRQ5 to IRQ0
Rev.4.00 Aug. 20, 2007 Page 87 of 638 REJ09B0395-0400
5. Interrupt Controller
Figure 5.3 shows the timing of the setting of the interrupt flags (IRQnF).
IRQn input pin IRQnF
Note: n = 5 to 0
Figure 5.3 Timing of Setting of IRQnF Interrupts IRQ0 to IRQ5 have vector numbers 12 to 17. These interrupts are detected regardless of whether the corresponding pin is set for input or output. When using a pin for external interrupt input, clear its DDR bit to 0 and do not use the pin for chip select output, SCI input/output, or A/D external trigger input. 5.3.2 Internal Interrupts
Twenty-Seven internal interrupts are requested from the on-chip supporting modules. * Each on-chip supporting module has status flags for indicating interrupt status, and enable bits for enabling or disabling interrupts. * Interrupt priority levels can be assigned in IPRA and IPRB. 5.3.3 Interrupt Exception Handling Vector Table
Table 5.3 lists the interrupt exception handling sources, their vector addresses, and their default priority order. In the default priority order, smaller vector numbers have higher priority. The priority of interrupts other than NMI can be changed in IPRA and IPRB. The priority order after a reset is the default order shown in table 5.3.
Rev.4.00 Aug. 20, 2007 Page 88 of 638 REJ09B0395-0400
5. Interrupt Controller
Table 5.3
Interrupt Sources, Vector Addresses, and Priority
Vector Address* Vector Number Advanced Mode Normal Mode 7 12 13 14 15 16 17 18 19
Interrupt Source NMI IRQ0 IRQ1 IRQ2 IRQ3 IRQ4 IRQ5 Reserved WOVI (interval timer) Reserved ADI (A/D end) IMIA0 (compare match/ input capture A0) IMIB0 (compare match/ input capture B0) OVI0 (overflow 0) Reserved IMIA1 (compare match/ inputcapture A1) IMIB1 (compare match/ input capture B1) OVI1 (overflow 1) Reserved
Origin External pins
IPR
Priority High
H'001C to H'001F H'000E to H'000F H'0030 to H'0033 H'0018 to H'0019 IPRA7 H'0034 to H0037 H'001A to H'001B IPRA6
H'0038 to H'003B H'001C to H'001D IPRA5 H'003C to H'003F H'001E to H'001F H'0040 to H'0043 H'0020 to H'0021 IPRA4 H'0044 to H'0047 H'0022 to H'0023 H'0048 to H'004B H'0024 to H'0025 H'004C to H'004F H'0026 to H'0027 H'0050 to H'0053 H'0028 to H'0029 IPRA3 H'0054 to H'0057 H'002A to H'002B H'0058 to H'005B H'002C to H'002D H'005C to H'005F H'002E to H'002F H'0060 to H'0063 H'0030 to H'0031 IPRA2
Watchdog 20 timer A/D 21 22 23
16-bit timer 24 channel 0 25
H'0064 to H'0067 H'0032 to H'0033
26 27
H'0068 to H'006B H'0034 to H'0035 H'006C to H'006F H'0036 to H'0037 H'0070 to H'0073 H'0038 to H'0039 IPRA1
16-bit timer 28 channel 1 29
H'0074 to H'0077 H'003A to H'003B
30 31
H'0078 to H'007B H'003C to H'003D H'007C to H'007F H'003E to H'003F Low
Rev.4.00 Aug. 20, 2007 Page 89 of 638 REJ09B0395-0400
5. Interrupt Controller Vector Address* Vector Number Advanced Mode Normal Mode
Interrupt Source IMIA2 (compare match/ input capture A2) IMIB2 (compare match/ input capture B2) OVI2 (overflow 2) Reserved CMIA0 (compare match A0) CMIB0 (compare match B0) CMIA1/CMIB1 (compare match A1/B1) TOVI0/TOVI1 (overflow 0/1) CMIA2 (compare match A2) CMIB2 (compare match B2) CMIA3/CMIB3 (compare match A3/B3) TOVI2/TOVI3 (overflow 2/3) Reserved
Origin
IPR
Priority High
16-bit timer 32 channel 2 33
H'0080 to H'0083 H'0040 to H'0041 IPRA0
H'0084 to H'0087 H'0042 to H'0043
34 8-bit timer channel 0/1 35 36
H'0088 to H'008B H'0044 to H'0045 H'008C to H'008F H'0046 to H'0047 H'0090 to H'0093 H'0048 to H'0049 IPRB7
37
H'0094 to H'0097 H'004A to H'004B
38
H'0098 to H'009B H'004C to H'004D
39 8-bit timer channel 2/3 40
H'009C to H'009F H'004E to H'004F H'00A0 to H'00A3 H'0050 to H'0051 IPRB6
41
H'00A4 to H'00A7 H'0052 to H'0053
42
H'00A8 to H'00AB H'0054 to H'0055
43 44 45 46 47 48 49 50 51
H'00AC to H'00AF H'0056 to H'0057 H'00B0 to H'00B3 H'00B4 to H'00B7 H'00B8 to H'00BB H'00BC to H'00BF H'00C0 to H'00C3 H'00C4 to H'00C7 H'00C8 to H'00CB H'00CC to H'00CF H'0058 to H'0059 H'005A to H'005B H'005C to H'005D H'005E to H'005F H'0060 to H'0061 H'0062 to H'0063 H'0064 to H'0065 H'0066 to H'0067
Low
Rev.4.00 Aug. 20, 2007 Page 90 of 638 REJ09B0395-0400
5. Interrupt Controller Vector Address* Vector Number Advanced Mode Normal Mode 52 53 54 55 SCI channel 1 56 57 58 59 60 61 62 63
Interrupt Source ERI0 (receive error 0) RXI0 (receive data full 0) TXI0 (transmit data empty 0) TEI0 (transmit end 0) ERI1 (receive error 1) RXI1 (receive data full 1) TXI1 (transmit data empty 1) TEI1 (transmit end 1) Reserved
Origin SCI channel 0
IPR
Priority High
H'00D0 to H'00D3 H'0068 to H'0069 IPRB3 H'00D4 to H'00D7 H'006A to H'006B H'00D8 to H'00DB H'006C to H'006D H'00DC to H'00DF H'006E to H'006F H'00E0 to H'00E3 H'0070 to H'0071 IPRB2 H'00E4 to H'00E7 H'0072 to H'0073 H'00E8 to H'00EB H'0074 to H'0075 H'00EC to H'00EF H'0076 to H'0077 H'00F0 to H'00F3 H'00F4 to H'00F7 H'00F8 to H'00FB H'00FC to H'00FF H'0078 to H'0079 H'007A to H'007B H'007C to H'007D H'007E to H'007F
Low
Note:
*
Lower 16 bits of the address.
Rev.4.00 Aug. 20, 2007 Page 91 of 638 REJ09B0395-0400
5. Interrupt Controller
5.4
5.4.1
Interrupt Operation
Interrupt Handling Process
The H8/3008 handles interrupts differently depending on the setting of the UE bit. When UE = 1, interrupts are controlled by the I bit. When UE = 0, interrupts are controlled by the I and UI bits. Table 5.4 indicates how interrupts are handled for all setting combinations of the UE, I, and UI bits. NMI interrupts are always accepted except in the reset and hardware standby states. IRQ interrupts and interrupts from the on-chip supporting modules have their own enable bits. Interrupt requests are ignored when the enable bits are cleared to 0. Table 5.4
SYSCR UE 1 I 0 1 0 0 1
UE, I, and UI Bit Settings and Interrupt Handling
CCR UI 0 1 Description All interrupts are accepted. Interrupts with priority level 1 have higher priority. No interrupts are accepted except NMI. All interrupts are accepted. Interrupts with priority level 1 have higher priority. NMI and interrupts with priority level 1 are accepted. No interrupts are accepted except NMI.
UE = 1: Interrupts IRQ5 to IRQ0 and interrupts from the on-chip supporting modules can all be masked by the I bit in the CPU's CCR. Interrupts are masked when the I bit is set to 1, and unmasked when the I bit is cleared to 0. Interrupts with priority level 1 have higher priority. Figure 5.4 is a flowchart showing how interrupts are accepted when UE = 1.
Rev.4.00 Aug. 20, 2007 Page 92 of 638 REJ09B0395-0400
5. Interrupt Controller
Program execution state
No Interrupt requested? Yes Yes NMI No No Priority level 1? Yes No No Pending
IRQ 0 Yes
IRQ 0 No Yes
IRQ 1 Yes
IRQ 1 Yes
No
TEI1 Yes
TEI1 Yes
No I=0 Yes Save PC and CCR I 1 Read vector address Branch to interrupt service routine
Figure 5.4 Process Up to Interrupt Acceptance when UE = 1
Rev.4.00 Aug. 20, 2007 Page 93 of 638 REJ09B0395-0400
5. Interrupt Controller
* If an interrupt condition occurs and the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. * When the interrupt controller receives one or more interrupt requests, it selects the highestpriority request, following the IPR interrupt priority settings, and holds other requests pending. If two or more interrupts with the same IPR setting are requested simultaneously, the interrupt controller follows the priority order shown in table 5.3. * The interrupt controller checks the I bit. If the I bit is cleared to 0, the selected interrupt request is accepted. If the I bit is set to 1, only NMI is accepted; other interrupt requests are held pending. * When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. * In interrupt exception handling, PC and CCR are saved to the stack area. The PC value that is saved indicates the address of the first instruction that will be executed after the return from the interrupt service routine. * Next the I bit is set to 1 in CCR, masking all interrupts except NMI. * The vector address of the accepted interrupt is generated, and the interrupt service routine starts executing from the address indicated by the contents of the vector address. UE = 0: The I and UI bits in the CPU's CCR and the IPR bits enable three-level masking of IRQ0 to IRQ5 interrupts and interrupts from the on-chip supporting modules. * Interrupt requests with priority level 0 are masked when the I bit is set to 1, and are unmasked when the I bit is cleared to 0. * Interrupt requests with priority level 1 are masked when the I and UI bits are both set to 1, and are unmasked when either the I bit or the UI bit is cleared to 0. For example, if the interrupt enable bits of all interrupt requests are set to 1, IPRA is set to H'20, and IPRB is set to H'00 (giving IRQ2 and IRQ3 interrupt requests priority over other interrupts), interrupts are masked as follows: a. If I = 0, all interrupts are unmasked (priority order: NMI > IRQ2 > IRQ3 >IRQ0 ...). b. If I = 1 and UI = 0, only NMI, IRQ2, and IRQ3 are unmasked. c. If I = 1 and UI = 1, all interrupts are masked except NMI. Figure 5.5 shows the transitions among the above states.
Rev.4.00 Aug. 20, 2007 Page 94 of 638 REJ09B0395-0400
5. Interrupt Controller
I0 a. All interrupts are unmasked I 1, UI 0 b. Only NMI, IRQ 2 , and IRQ 3 are unmasked
I0
Exception handling, or I 1, UI 1
UI 0
Exception handling, or UI 1
c. All interrupts are masked except NMI
Figure 5.5 Interrupt Masking State Transitions (Example) Figure 5.6 is a flowchart showing how interrupts are accepted when UE = 0. * If an interrupt condition occurs and the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. * When the interrupt controller receives one or more interrupt requests, it selects the highestpriority request, following the IPR interrupt priority settings, and holds other requests pending. If two or more interrupts with the same IPR setting are requested simultaneously, the interrupt controller follows the priority order shown in table 5.3. * The interrupt controller checks the I bit. If the I bit is cleared to 0, the selected interrupt request is accepted regardless of its IPR setting, and regardless of the UI bit. If the I bit is set to 1 and the UI bit is cleared to 0, only interrupts with priority level 1 are accepted; interrupt requests with priority level 0 are held pending. If the I bit and UI bit are both set to 1, all other interrupt requests are held pending. * When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. * In interrupt exception handling, PC and CCR are saved to the stack area. The PC value that is saved indicates the address of the first instruction that will be executed after the return from the interrupt service routine. * The I and UI bits are set to 1 in CCR, masking all interrupts except NMI. * The vector address of the accepted interrupt is generated, and the interrupt service routine starts executing from the address indicated by the contents of the vector address.
Rev.4.00 Aug. 20, 2007 Page 95 of 638 REJ09B0395-0400
5. Interrupt Controller
Program execution state
No Interrupt requested? Yes Yes NMI No No Priority level 1? Yes No No Pending
IRQ 0 Yes
IRQ 0 No Yes
IRQ 1 Yes
IRQ 1 Yes
No
TEI1 Yes
TEI1 Yes
No I=0 Yes No UI = 0 Yes I=0 Yes
No
Save PC and CCR I 1, UI 1 Read vector address Branch to interrupt service routine
Figure 5.6 Process Up to Interrupt Acceptance when UE = 0
Rev.4.00 Aug. 20, 2007 Page 96 of 638 REJ09B0395-0400
5.4.2
Interrupt accepted
Interrupt level decision and wait for end of instruction Instruction Internal prefetch processing Stack Vector fetch
Prefetch of interrupt Internal service routine processing instruction
Interrupt request signal (1) (3) (5) (7) (9) (11) (13)
Address bus
Interrupt Exception Handling Sequence
RD High (2) (4) (6) (8) (10) (12) (14)
HWR , LWR
D15 to D8
Figure 5.7 shows the interrupt exception handling sequence in mode 2 when the program code and stack are in an external memory area accessed in two states via a 16-bit bus.
Figure 5.7 Interrupt Exception Handling Sequence
(1)
Instruction prefetch address (not executed; return address, same as PC contents) (2), (4) Instruction code (not executed) Instruction prefetch address (not executed) (3) SP - 2 (5) SP - 4 (7)
(6), (8) PC and CCR saved to stack (9), (11) Vector address (10), (12) Starting address of interrupt service routine (contents of vector address) (13) Starting address of interrupt service routine; (13) = (10), (12) (14) First instruction of interrupt service routine
5. Interrupt Controller
Rev.4.00 Aug. 20, 2007 Page 97 of 638 REJ09B0395-0400
Note: Mode 2, with program code and stack in external memory area accessed in two states via 16-bit bus.
5. Interrupt Controller
5.4.3
Interrupt Response Time
Table 5.5 indicates the interrupt response time from the occurrence of an interrupt request until the first instruction of the interrupt service routine is executed. Table 5.5 Interrupt Response Time
External Memory On-Chip Memory 2*
1
8-Bit Bus 2 States 2*
1
16-Bit Bus 2 States 2*
4 1
No. 1 2
Item Interrupt priority decision Maximum number of states until end of current instruction Saving PC and CCR to stack Vector fetch Instruction fetch*
2 3
3 States 2*
1
3 States 2*
1
1 to 23
1 to 27
1 to 31*
1 to 23
1 to 25*
4
3 4 5 6 Total
4 4 4 4 19 to 41
8 8 8 4 31 to 57
12* 12* 12* 4
4
4 4 4 4 19 to 41
6* 6* 6* 4
4
4 4
4 4
Internal processing*
43 to 73
25 to 49
Notes: 1. 1 state for internal interrupts. 2. Prefetch after the interrupt is accepted and prefetch of the first instruction in the interrupt service routine. 3. Internal processing after the interrupt is accepted and internal processing after vector fetch. 4. The number of states increases if wait states are inserted in external memory access.
Rev.4.00 Aug. 20, 2007 Page 98 of 638 REJ09B0395-0400
5. Interrupt Controller
5.5
5.5.1
Usage Notes
Contention between Interrupt and Interrupt-Disabling Instruction
When an instruction clears an interrupt enable bit to 0 to disable the interrupt, the interrupt is not disabled until after execution of the instruction is completed. If an interrupt occurs while a BCLR, MOV, or other instruction is being executed to clear its interrupt enable bit to 0, at the instant when execution of the instruction ends the interrupt is still enabled, so its interrupt exception handling is carried out. If a higher-priority interrupt is also requested, however, interrupt exception handling for the higher-priority interrupt is carried out, and the lower-priority interrupt is ignored. This also applies to the clearing of an interrupt flag to 0. Figure 5.8 shows an example in which an IMIEA bit is cleared to 0 in the 16-bit timer's TISRA register.
TISRA write cycle by CPU Internal address bus Internal write signal IMIEA IMIA exception handling
TISRA address
IMIA IMFA interrupt signal
Figure 5.8 Contention between Interrupt and Interrupt-Disabling Instruction This type of contention will not occur if the interrupt is masked when the interrupt enable bit or flag is cleared to 0.
Rev.4.00 Aug. 20, 2007 Page 99 of 638 REJ09B0395-0400
5. Interrupt Controller
5.5.2
Instructions that Inhibit Interrupts
The LDC, ANDC, ORC, and XORC instructions inhibit interrupts. When an interrupt occurs, after determining the interrupt priority, the interrupt controller requests a CPU interrupt. If the CPU is currently executing one of these interrupt-inhibiting instructions, however, when the instruction is completed the CPU always continues by executing the next instruction. 5.5.3 Interrupts during EEPMOV Instruction Execution
The EEPMOV.B and EEPMOV.W instructions differ in their reaction to interrupt requests. When the EEPMOV.B instruction is executing a transfer, no interrupts are accepted until the transfer is completed, not even NMI. When the EEPMOV.W instruction is executing a transfer, interrupt requests other than NMI are not accepted until the transfer is completed. If NMI is requested, NMI exception handling starts at a transfer cycle boundary. The PC value saved on the stack is the address of the next instruction. Programs should be coded as follows to allow for NMI interrupts during EEPMOV.W execution:
L1: EEPMOV.W MOV.W R4,R4 BNE L1
Rev.4.00 Aug. 20, 2007 Page 100 of 638 REJ09B0395-0400
6. Bus Controller
Section 6 Bus Controller
6.1 Overview
The H8/3008 has an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus specifications, such as bus width and number of access states, can be set independently for each area, enabling multiple memories to be connected easily. The bus controller also has a bus arbitration function that controls the operation of the internal bus mastersthe CPU can release the bus to an external device. 6.1.1 Features
The features of the bus controller are listed below. * Manages external address space in area units Manages the external space as eight areas (0 to 7) of 128 kbytes in 1M-byte modes, or 2 Mbytes in 16-Mbyte modes Bus specifications can be set independently for each area * Basic bus interface Chip select (CS0 to CS7) can be output for areas 0 to 7 8-bit access or 16-bit access can be selected for each area Two-state access or three-state access can be selected for each area Program wait states can be inserted for each area Pin wait insertion capability is provided * Idle cycle insertion An idle cycle can be inserted in case of an external read cycle between different areas An idle cycle can be inserted when an external read cycle is immediately followed by an external write cycle * Bus arbitration function A built-in bus arbiter grants the bus right to the CPU, or an external bus master * Other features Choice of two address update modes
Rev.4.00 Aug. 20, 2007 Page 101 of 638 REJ09B0395-0400
6. Bus Controller
6.1.2
Block Diagram
Figure 6.1 shows a block diagram of the bus controller.
CS0 to CS7 ABWCR ASTCR BCR Internal address bus Area decoder CSCR
Chip select control signals
Internal signals Bus mode control signal Bus size control signal Access state control signal
ADRCR
Internal data bus
BACK BREQ
Bus control circuit
Wait request signal
WAIT
Wait state controller WCRH WCRL Internal signals
CPU bus request signal CPU bus acknowledge signal
BRCR Bus arbiter
Legend: ABWCR: ASTCR: WCRH: WCRL: BRCR: CSCR: ADRCR: BCR: Bus width control register Access state control register Wait control register H Wait control register L Bus release control register Chip select control register Address control register Bus control register
Figure 6.1 Block Diagram of Bus Controller
Rev.4.00 Aug. 20, 2007 Page 102 of 638 REJ09B0395-0400
6. Bus Controller
6.1.3
Pin Configuration
Table 6.1 summarizes the input/output pins of the bus controller. Table 6.1
Name Chip select 0 to 7 Address strobe Read High write
Bus Controller Pins
Abbreviation CS0 to CS7 AS RD HWR I/O Output Output Output Output Function Strobe signals selecting areas 0 to 7 Strobe signal indicating valid address output on the address bus Strobe signal indicating reading from the external address space Strobe signal indicating writing to the external address space, with valid data on the upper data bus (D15 to D8) Strobe signal indicating writing to the external address space, with valid data on the lower data bus (D7 to D0) Wait request signal for access to external three-state access areas Request signal for releasing the bus to an external device Acknowledge signal indicating release of the bus to an external device
Low write
LWR
Output
Wait Bus request Bus acknowledge
WAIT BREQ BACK
Input Input Output
Rev.4.00 Aug. 20, 2007 Page 103 of 638 REJ09B0395-0400
6. Bus Controller
6.1.4
Register Configuration
Table 6.2 summarizes the bus controller's registers. Table 6.2
Address* H'EE020 H'EE021 H'EE022 H'EE023 H'EE013 H'EE01F H'EE01E H'EE024
1
Bus Controller Registers
Name Bus width control register Access state control register Wait control register H Wait control register L Bus release control register Chip select control register Address control register Bus control register Abbreviation ABWCR ASTCR WCRH WCRL BRCR CSCR ADRCR BCR R/W R/W R/W R/W R/W R/W R/W R/W R/W Initial Value H'FF* H'FF H'FF H'FF H'FE* H'0F H'FF H'C6
3 2
Notes: 1. Lower 20 bits of the address in advanced mode. 2. In modes 2 and 4, the initial value is H'00. 3. In modes 3 and 4, the initial value is H'EE.
6.2
6.2.1
Register Descriptions
Bus Width Control Register (ABWCR)
ABWCR is an 8-bit readable/writable register that selects 8-bit or 16-bit access for each area.
Bit Modes 1 and 3 Modes 2 and 4 Initial value Initial value 7 ABW7 1 0 Read/Write R/W Read/Write R/W 6 ABW6 1 R/W 0 R/W 5 ABW5 1 R/W 0 R/W 4 ABW4 1 R/W 0 R/W 3 ABW3 1 R/W 0 R/W 2 ABW2 1 R/W 0 R/W 1 ABW1 1 R/W 0 R/W 0 ABW0 1 R/W 0 R/W
When ABWCR contains H'FF (selecting 8-bit access for all areas), the chip operates in 8-bit bus mode: the upper data bus (D15 to D8) is valid, and port 4 is an input/output port. When at least one bit is cleared to 0 in ABWCR, the chip operates in 16-bit bus mode with a 16-bit data bus (D15 to D0). In modes 1 and 3, ABWCR is initialized to H'FF by a reset and in hardware standby mode. In modes 2 and 4, ABWCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode.
Rev.4.00 Aug. 20, 2007 Page 104 of 638 REJ09B0395-0400
6. Bus Controller
Bits 7 to 0--Area 7 to 0 Bus Width Control (ABW7 to ABW0): These bits select 8-bit access or 16-bit access for the corresponding areas.
Bits 7 to 0 ABW7 to ABW0 0 1 Description Areas 7 to 0 are 16-bit access areas Areas 7 to 0 are 8-bit access areas
ABWCR specifies the data bus width of external memory areas. The data bus width of on-chip memory and registers is fixed, and does not depend on ABWCR settings. 6.2.2 Access State Control Register (ASTCR)
ASTCR is an 8-bit readable/writable register that selects whether each area is accessed in two states or three states.
Bit 7 AST7 Initial value Read/Write 1 R/W 6 AST6 1 R/W 5 AST5 1 R/W 4 AST4 1 R/W 3 AST3 1 R/W 2 AST2 1 R/W 1 AST1 1 R/W 0 AST0 1 R/W
Bits selecting number of states for access to each area
ASTCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0--Area 7 to 0 Access State Control (AST7 to AST0): These bits select whether the corresponding area is accessed in two or three states.
Bits 7 to 0 AST7 to AST0 0 1 Description Areas 7 to 0 are accessed in two states Areas 7 to 0 are accessed in three states (Initial value)
ASTCR specifies the number of states in which external areas are accessed. On-chip memory and registers are accessed in a fixed number of states that does not depend on ASTCR settings.
Rev.4.00 Aug. 20, 2007 Page 105 of 638 REJ09B0395-0400
6. Bus Controller
6.2.3
Wait Control Registers H and L (WCRH, WCRL)
WCRH and WCRL are 8-bit readable/writable registers that select the number of program wait states for each area. On-chip memory and registers are accessed in a fixed number of states that does not depend on WCRH/WCRL settings. WCRH and WCRL are initialized to H'FF by a reset and in hardware standby mode. They are not initialized in software standby mode. WCRH
Bit 7 W71 Initial value Read/Write 1 R/W 6 W70 1 R/W 5 W61 1 R/W 4 W60 1 R/W 3 W51 1 R/W 2 W50 1 R/W 1 W41 1 R/W 0 W40 1 R/W
Bits 7 and 6--Area 7 Wait Control 1 and 0 (W71, W70): These bits select the number of program wait states when area 7 in external space is accessed while the AST7 bit in ASTCR is set to 1.
Bit 7 W71 0 Bit 6 W70 0 1 1 0 1 Description Program wait not inserted when external space area 7 is accessed 1 program wait state inserted when external space area 7 is accessed 2 program wait states inserted when external space area 7 is accessed 3 program wait states inserted when external space area 7 is accessed (Initial value)
Rev.4.00 Aug. 20, 2007 Page 106 of 638 REJ09B0395-0400
6. Bus Controller
Bits 5 and 4--Area 6 Wait Control 1 and 0 (W61, W60): These bits select the number of program wait states when area 6 in external space is accessed while the AST6 bit in ASTCR is set to 1.
Bit 5 W61 0 Bit 4 W60 0 1 1 0 1 Description Program wait not inserted when external space area 6 is accessed 1 program wait state inserted when external space area 6 is accessed 2 program wait states inserted when external space area 6 is accessed 3 program wait states inserted when external space area 6 is accessed (Initial value)
Bits 3 and 2--Area 5 Wait Control 1 and 0 (W51, W50): These bits select the number of program wait states when area 5 in external space is accessed while the AST5 bit in ASTCR is set to 1.
Bit 3 W51 0 Bit 2 W50 0 1 1 0 1 Description Program wait not inserted when external space area 5 is accessed 1 program wait state inserted when external space area 5 is accessed 2 program wait states inserted when external space area 5 is accessed 3 program wait states inserted when external space area 5 is accessed (Initial value)
Bits 1 and 0--Area 4 Wait Control 1 and 0 (W41, W40): These bits select the number of program wait states when area 4 in external space is accessed while the AST4 bit in ASTCR is set to 1.
Bit 1 W41 0 Bit 0 W40 0 1 1 0 1 Description Program wait not inserted when external space area 4 is accessed 1 program wait state inserted when external space area 4 is accessed 2 program wait states inserted when external space area 4 is accessed 3 program wait states inserted when external space area 4 is accessed (Initial value)
Rev.4.00 Aug. 20, 2007 Page 107 of 638 REJ09B0395-0400
6. Bus Controller
WCRL
Bit 7 W31 Initial value Read/Write 1 R/W 6 W30 1 R/W 5 W21 1 R/W 4 W20 1 R/W 3 W11 1 R/W 2 W10 1 R/W 1 W01 1 R/W 0 W00 1 R/W
Bits 7 and 6--Area 3 Wait Control 1 and 0 (W31, W30): These bits select the number of program wait states when area 3 in external space is accessed while the AST3 bit in ASTCR is set to 1.
Bit 7 W31 0 Bit 6 W30 0 1 1 0 1 Description Program wait not inserted when external space area 3 is accessed 1 program wait state inserted when external space area 3 is accessed 2 program wait states inserted when external space area 3 is accessed 3 program wait states inserted when external space area 3 is accessed (Initial value)
Bits 5 and 4--Area 2 Wait Control 1 and 0 (W21, W20): These bits select the number of program wait states when area 2 in external space is accessed while the AST2 bit in ASTCR is set to 1.
Bit 5 W21 0 Bit 4 W20 0 1 1 0 1 Description Program wait not inserted when external space area 2 is accessed 1 program wait state inserted when external space area 2 is accessed 2 program wait states inserted when external space area 2 is accessed 3 program wait states inserted when external space area 2 is accessed (Initial value)
Rev.4.00 Aug. 20, 2007 Page 108 of 638 REJ09B0395-0400
6. Bus Controller
Bits 3 and 2--Area 1 Wait Control 1 and 0 (W11, W10): These bits select the number of program wait states when area 1 in external space is accessed while the AST1 bit in ASTCR is set to 1.
Bit 3 W11 0 Bit 2 W10 0 1 1 0 1 Description Program wait not inserted when external space area 1 is accessed 1 program wait state inserted when external space area 1 is accessed 2 program wait states inserted when external space area 1 is accessed 3 program wait states inserted when external space area 1 is accessed (Initial value)
Bits 1 and 0--Area 0 Wait Control 1 and 0 (W01, W00): These bits select the number of program wait states when area 0 in external space is accessed while the AST0 bit in ASTCR is set to 1.
Bit 1 W01 0 Bit 0 W00 0 1 1 0 1 Description Program wait not inserted when external space area 0 is accessed 1 program wait state inserted when external space area 0 is accessed 2 program wait states inserted when external space area 0 is accessed 3 program wait states inserted when external space area 0 is accessed (Initial value)
Rev.4.00 Aug. 20, 2007 Page 109 of 638 REJ09B0395-0400
6. Bus Controller
6.2.4
Bus Release Control Register (BRCR)
BRCR is an 8-bit readable/writable register that enables address output on bus lines A23 to A20 and enables or disables release of the bus to an external device.
Bit 7 A23E Modes Initial value 1 1 and 2 Read/Write Modes Initial value 1 3 and 4 Read/Write R/W 6 A22E 1 1 R/W 5 A21E 1 1 R/W 4 A20E 1 0 3 1 1 2 1 1 1 1 1 0 BRLE 0 R/W 0 R/W
Reserved bits Address 23 to 20 enable These bits enable PA7 to PA4 to be used for A23 to A20 address output Bus release enable Enables or disables release of the bus to an external device
BRCR is initialized to H'FE in modes 1 and 2, and to H'EE in modes 3 and 4, by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7--Address 23 Enable (A23E): Enables PA4 to be used as the A23 address output pin. Writing 0 in this bit enables A23 output from PA4. In modes other than 3 and 4, this bit cannot be modified and PA4 has its ordinary port functions.
Bit 7 A23E 0 1 Description PA4 is the A23 address output pin PA4 is an input/output pin (Initial value)
Bit 6--Address 22 Enable (A22E): Enables PA5 to be used as the A22 address output pin. Writing 0 in this bit enables A22 output from PA5. In modes other than 3 and 4, this bit cannot be modified and PA5 has its ordinary port functions.
Bit 6 A22E 0 1 Description PA5 is the A22 address output pin PA5 is an input/output pin (Initial value)
Rev.4.00 Aug. 20, 2007 Page 110 of 638 REJ09B0395-0400
6. Bus Controller
Bit 5--Address 21 Enable (A21E): Enables PA6 to be used as the A21 address output pin. Writing 0 in this bit enables A21 output from PA6. In modes other than 3 and 4, this bit cannot be modified and PA6 has its ordinary port functions.
Bit 5 A21E 0 1 Description PA6 is the A21 address output pin PA6 is an input/output pin (Initial value)
Bit 4--Address 20 Enable (A20E): Enables PA7 to be used as an address output pin. When 0 is written to this bit, PA7 functions as address output A20. In modes 3 and 4, PA7 functions as an address output pin, and in modes 1 and 2, as a normal port pin.
Bit 4 A20E 0 1 Description PA7 is the A20 address output pin (In mode 3 or 4) PA7 is an input/output pin (In mode 1 or 2)
Bits 3 to 1--Reserved: These bits cannot be modified and are always read as 1. Bit 0--Bus Release Enable (BRLE): Enables or disables release of the bus to an external device.
Bit 0 BRLE 0 1 Description The bus cannot be released to an external device BREQ and BACK can be used as input/output pins The bus can be released to an external device (Initial value)
6.2.5
Bit
Bus Control Register (BCR)
7 ICIS1 6 ICIS0 1 R/W 5 0*1 4 0*1 3 -- 0*1 2 1*2 1 RDEA 1 R/W 0 WAITE 0 R/W
Initial value Read/Write
1 R/W
Notes: 1. 1 must not be written in bits 5 to 3. 2. 0 must not be written in bit 2.
Rev.4.00 Aug. 20, 2007 Page 111 of 638 REJ09B0395-0400
6. Bus Controller
BCR is an 8-bit readable/writable register that enables or disables idle cycle insertion, selects the area division unit, selects the extended memory map, and enables or disables WAIT pin input. BCR is initialized to H'C6 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7--Idle Cycle Insertion 1 (ICIS1): Selects whether one idle cycle state is to be inserted between bus cycles in case of consecutive external read cycles for different areas.
Bit 7 ICIS1 0 1 Description No idle cycle inserted in case of consecutive external read cycles for different areas Idle cycle inserted in case of consecutive external read cycles for different areas (Initial value)
Bit 6--Idle Cycle Insertion 0 (ICIS0): Selects whether one idle cycle state is to be inserted between bus cycles in case of consecutive external read and write cycles.
Bit 6 ICIS0 0 1 Description No idle cycle inserted in case of consecutive external read and write cycles Idle cycle inserted in case of consecutive external read and write cycles (Initial value)
Bits 5 to 3--Reserved (must not be set to 1): These bits can be read and written, but must not be set to 1. Normal operation cannot be guaranteed if 1 is written in these bits. Bit 2-- Reserved (must not be set to 0): This bit can be read and written, but must not be set to 0. Normal operation cannot be guaranteed if 0 is written in this bit.
Rev.4.00 Aug. 20, 2007 Page 112 of 638 REJ09B0395-0400
6. Bus Controller
Bit 1--Area Division Unit Select (RDEA): Selects the memory map area division units. This bit is valid in modes 3 and 4, and is invalid in modes 1 and 2.
Bit 1 RDEA 0 Description Area divisions are as follows: Area 0: 2 Mbytes Area 1: 2 Mbytes Area 2: 8 Mbytes Area 3: 2 Mbytes 1 Areas 0 to 7 are the same size (2 Mbytes) Area 4: 1.93 Mbytes Area 5: 4 kbytes Area 6: 23.75 kbytes Area 7: 22 bytes (Initial value)
Bit 0--WAIT Pin Enable (WAITE): Enables or disables wait insertion by means of the WAIT pin.
Bit 0 WAITE 0 1 Description WAIT pin wait input is disabled, and the WAIT pin can be used as an input/output port (Initial value) WAIT pin wait input is enabled
Rev.4.00 Aug. 20, 2007 Page 113 of 638 REJ09B0395-0400
6. Bus Controller
6.2.6
Chip Select Control Register (CSCR)
CSCR is an 8-bit readable/writable register that enables or disables output of chip select signals (CS7 to CS4). If output of a chip select signal CS7 to CS4 is enabled by a setting in this register, the corresponding pin functions a chip select signal (CS7 to CS4) output regardless of any other settings.
Bit 7 CS7E Initial value Read/Write 0 R/W 6 CS6E 0 R/W 5 CS5E 0 R/W 4 CS4E 0 R/W 3 1 2 1 1 1 Reserved bits 0 1
Chip select 7 to 4 enable These bits enable or disable chip select signal output
CSCR is initialized to H'0F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 4--Chip Select 7 to 4 Enable (CS7E to CS4E): These bits enable or disable output of the corresponding chip select signal.
Bit n CSnE 0 1 Note: n = 7 to 4 Description Output of chip select signal CSn is disabled Output of chip select signal CSn is enabled (Initial value)
Bits 3 to 0--Reserved: These bits cannot be modified and are always read as 1.
Rev.4.00 Aug. 20, 2007 Page 114 of 638 REJ09B0395-0400
6. Bus Controller
6.2.7
Address Control Register (ADRCR)
ADRCR is an 8-bit readable/writable register that selects either address update mode 1 or address update mode 2 as the address output method.
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 1 2 1 1 1 0 ADRCTL 1 R/W
Reserved bits
Address control Selects address update mode 1 or address update mode 2
ADRCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 1--Reserved: Read-only bits, always read as 1. Bit 0--Address Control (ADRCTL): Selects the address output method.
Bit 0 ADRCTL 0 1 Description Address update mode 2 is selected Address update mode 1 is selected (Initial value)
Rev.4.00 Aug. 20, 2007 Page 115 of 638 REJ09B0395-0400
6. Bus Controller
6.3
6.3.1
Operation
Area Division
The external address space is divided into areas 0 to 7. Each area has a size of 128 kbytes in the 1Mbyte modes, or 2 Mbytes in the 16-Mbyte modes. Figure 6.2 shows a general view of the memory map.
H'00000 Area 0 (128 kbytes) H'1FFFF H'20000 Area 1 (128 kbytes) H'3FFFF H'40000 Area 2 (128 kbytes) H'5FFFF H'60000 Area 3 (128 kbytes) H'7FFFF H'80000 Area 4 (128 kbytes) H'9FFFF H'A0000 Area 5 (128 kbytes) H'BFFFF H'C0000 H'DFFFF H'E0000 Area 6 (128 kbytes) Area 7 (128 Mbytes) H'BFFFFF H'C00000 H'DFFFFF H'E00000 Area 6 (2 Mbytes) Area 7 (2 Mbytes) H'9FFFFF H'A00000 Area 5 (2 Mbytes) H'7FFFFF H'800000 Area 4 (2 Mbytes) H'5FFFFF H'600000 Area 3 (2 Mbytes) H'3FFFFF H'400000 Area 2 (2 Mbytes) H'1FFFFF H'200000 Area 1 (2 Mbytes) H'000000 Area 0 (2 Mbytes)
H'FFFFF (a) 1-Mbyte modes (modes 1 and 2)
H'FFFFFF (b) 16-Mbyte modes (modes 3 and 4)
Figure 6.2 Access Area Map for Each Operating Mode Chip select signals (CS0 to CS7) can be output for areas 0 to 7. The bus specifications for each area are selected in ABWCR, ASTCR, WCRH, and WCRL. In 16-Mbyte mode, the area division units can be selected with the RDEA bit in BCR.
Rev.4.00 Aug. 20, 2007 Page 116 of 638 REJ09B0395-0400
6. Bus Controller
H'000000 Area 0 2 Mbytes H'1FFFFF H'200000 Area 1 2 Mbytes H'3FFFFF H'400000 Area 2 2 Mbytes H'5FFFFF H'600000 Area 3 2 Mbytes H'7FFFFF H'800000 Area 4 2 Mbytes H'9FFFFF H'A00000 Area 5 2 Mbytes H'BFFFFF H'C00000 Area 6 2 Mbytes H'DFFFFF H'E00000 Area 7 1.93 Mbytes Area 4 1.93 Mbytes Area 3 2 Mbytes Area 1 2 Mbytes Area 0 2 Mbytes
Area 2 8 Mbytes
H'FEE000 Internal I/O registers (1) H'FEE0FF H'FEE100 Reserved 39.75 kbytes H'FF7FFF H'FF8000 H'FF8FFF H'FF9000 Area 5 4 kbytes Internal I/O registers (1)
H'FFEF1F H'FFEF20 On-chip RAM 4 kbytes On-chip RAM 4 kbytes*
H'FFFEFF H'FFFF00 H'FFFF1F H'FFFF20 Internal I/O registers (2) H'FFFFE9 H'FFFFEA H'FFFFFF Area 7 22 bytes (A) Memory map when RDEA = 1 Internal I/O registers (2) Area 7 22 bytes (b) Memory map when RDEA = 0
Note: * Area 6 when the RAME bit is cleared.
Figure 6.3 Memory Map in 16-Mbyte Mode
Rev.4.00 Aug. 20, 2007 Page 117 of 638 REJ09B0395-0400
Absolute address 8 bits
Absolute address 16 bits
2 Mbytes
Area 7 67.5 kbytes
Area 6 23.75 kbytes
2 Mbytes
2 Mbytes
2 Mbytes
2 Mbytes
2 Mbytes
2 Mbytes
2 Mbytes
6. Bus Controller
6.3.2
Bus Specifications
The external space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. Bus Width: A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a16-bit access space. If all areas are designated for 8-bit access, 8-bit bus mode is set; if any area is designated for 16-bit access, 16-bit bus mode is set. Number of Access States: Two or three access states can be selected with ASTCR. An area for which two-state access is selected functions as a two-state access space, and an area for which three-state access is selected functions as a three-state access space. When two-state access space is designated, wait insertion is disabled. Number of Program Wait States: When three-state access space is designated in ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 6.3 shows the bus specifications for each basic bus interface area.
Rev.4.00 Aug. 20, 2007 Page 118 of 638 REJ09B0395-0400
6. Bus Controller
Table 6.3
Bus Specifications for Each Area (Basic Bus Interface)
Bus Specifications (Basic Bus Interface) Bus Width 16 Access States 2 3 Program Wait States 0 0 1 2 3 8 2 3 0 0 1 2 3
ABWCR ASTCR WCRH/WCRL ABWn 0 ASTn 0 1 Wn1 0 Wn0 0 1 1 0 0 1 1 0 1 0 1 1 Note: n = 0 to 7 0 1
6.3.3
Memory Interfaces
As its memory interface, the H8/3008 has only a basic bus interface that allows direct connection of ROM, SRAM, and so on. It is not possible to select a DRAM interface that allows direct connection of DRAM, or a burst ROM interface that allows direct connection of burst ROM. 6.3.4 Chip Select Signals
For each of areas 0 to 7, the H8/3008 can output a chip select signal (CS0 to CS7) that goes low when the corresponding area is selected in expanded mode. Figure 6.4 shows the output timing of a CSn signal. Output of CS0 to CS3: Output of CS0 to CS3 is enabled or disabled in the data direction register (DDR) of the corresponding port. In the expanded modes with on-chip ROM disabled, a reset leaves pin CS0 in the output state and pins CS1 to CS3 in the input state. To output chip select signals CS1 to CS3, the corresponding DDR bits must be set to 1. In the expanded modes with on-chip ROM enabled, a reset leaves pins CS0 to CS3 in the input state. To output chip select signals CS0 to CS3, the corresponding DDR bits must be set to 1. For details, see section 7, I/O Ports.
Rev.4.00 Aug. 20, 2007 Page 119 of 638 REJ09B0395-0400
6. Bus Controller
Output of CS4 to CS7: Output of CS4 to CS7 is enabled or disabled in the chip select control register (CSCR). A reset leaves pins CS4 to CS7 in the input state. To output chip select signals CS4 to CS7, the corresponding CSCR bits must be set to 1. For details, see section 7, I/O Ports.
Address bus
External address in area n
CSn
Figure 6.4 CSn Signal Output Timing (n = 0 to 7) When the on-chip ROM, on-chip RAM, and internal I/O registers are accessed, CS0 to CS7 remain high. The CSn signals are decoded from the address signals. They can be used as chip select signals for SRAM and other devices. 6.3.5 Address Output Method
The H8/3008 provides a choice of two address update methods: either the same method as in the previous H8/300H Series (address update mode 1), or a method in which address updating is restricted to external space accesses (address update mode 2). Figure 6.5 shows examples of address output in these two update modes.
On-chip memory cycle External read cycle On-chip memory cycle External read cycle On-chip memory cycle
Address bus (Address update mode 1) Address bus (Address update mode 2) RD
Figure 6.5 Sample Address Output in Each Address Update Mode (Basic Bus Interface, 3-State Space)
Rev.4.00 Aug. 20, 2007 Page 120 of 638 REJ09B0395-0400
6. Bus Controller
Address Update Mode 1: Address update mode 1 is compatible with the previous H8/300H Series. Addresses are always updated between bus cycles. Address Update Mode 2: In address update mode 2, address updating is performed only in external space accesses. In this mode, the address can be retained between an external space read cycle and an instruction fetch cycle (on-chip memory) by placing the program in on-chip memory. Address update mode 2 is therefore useful when connecting a device that requires address hold time with respect to the rise of the RD strobe. Switching between address update modes 1 and 2 is performed by means of the ADRCTL bit in ADRCR. The initial value of ADRCR is the address update mode 1 setting, providing compatibility with the previous H8/300H Series. Cautions: The address output methods are designed so that the initial state with the bit selection method is compatible with the H8/3062F-ZTAT (HD64F3062) (i.e. address update mode 1). However, the following points should be noted. * ADRCR is allocated to address H'FEE01E. In the H8/3062F-ZTAT, the corresponding address is empty space, but it is necessary to confirm that no accesses are made to H'FEE01E in the program. * When address update mode 2 is selected, the address in an internal space (on-chip memory or internal I/O) access cycle is not output externally. * In order to secure address holding with respect to the rise of RD, when address update mode 2 is used an external space read access must be completed within a single access cycle. For example, in a word access to 8-bit access space, the bus cycle is split into two as shown in figure 6.6, and so there is not a single access cycle. In this case, address holding is not guaranteed at the rise of RD between the first (even address) and second (odd address) access cycles (area inside the ellipse in the figure).
External read cycle (8-bit space word access)
On-chip memory cycle
On-chip memory cycle
Address update mode 2 RD
Even address
Odd address
Figure 6.6 Example of Consecutive External Space Accesses in Address Update Mode 2
Rev.4.00 Aug. 20, 2007 Page 121 of 638 REJ09B0395-0400
6. Bus Controller
6.4
6.4.1
Basic Bus Interface
Overview
The basic bus interface enables direct connection of ROM, SRAM, and so on. The bus specifications can be selected with ABWCR, ASTCR, WCRH, and WCRL (see table 6.3). 6.4.2 Data Size and Data Alignment
Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external space, controls whether the upper data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access area or 16-bit access area) and the data size. 8-Bit Access Areas: Figure 6.7 illustrates data alignment control for 8-bit access space. With 8-bit access space, the upper data bus (D15 to D8) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word access is performed as two byte accesses, and a longword access, as four byte accesses.
Upper data bus Lower data bus D15 D8 D7 D0 Byte size
Word size
1st bus cycle 2nd bus cycle
1st bus cycle Longword size 2nd bus cycle 3rd bus cycle 4th bus cycle
Figure 6.7 Access Sizes and Data Alignment Control (8-Bit Access Area) 16-Bit Access Areas: Figure 6.8 illustrates data alignment control for 16-bit access areas. With 16-bit access areas, the upper data bus (D15 to D8) and lower data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword access is executed as two word accesses.
Rev.4.00 Aug. 20, 2007 Page 122 of 638 REJ09B0395-0400
6. Bus Controller
In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address.
Upper data bus Lower data bus D15 D8 D7 D0 Byte size Byte size * Even address * Odd address
Word size Longword size 1st bus cycle 2nd bus cycle
Figure 6.8 Access Sizes and Data Alignment Control (16-Bit Access Area) 6.4.3 Valid Strobes
Table 6.4 shows the data buses used, and the valid strobes, for the access spaces. In a read, the RD signal is valid for both the upper and the lower half of the data bus. In a write, the HWR signal is valid for the upper half of the data bus, and the LWR signal for the lower half.
Rev.4.00 Aug. 20, 2007 Page 123 of 638 REJ09B0395-0400
6. Bus Controller
Table 6.4
Area 8-bit access area 16-bit access area
Data Buses Used and Valid Strobes
Access Size Byte Read/ Write Read Write Byte Read Address Even Odd Write Even Odd Word Read Write HWR LWR RD HWR, LWR Valid Strobe RD HWR RD Valid Invalid Valid Upper Data Bus (D15 to D8) Valid Lower Data Bus (D7 to D0) Invalid Undetermined data Invalid Valid Undetermined data
Undetermined data Valid Valid Valid Valid Valid
Notes: 1. Undetermined data means that unpredictable data is output. 2. Invalid means that the bus is in the input state and the input is ignored.
6.4.4
Memory Areas
The initial state of each area is basic bus interface, three-state access space. The initial bus width is selected according to the operating mode. Areas 0 to 6: In the H8/3008, the entire space of areas 0 to 6 is external space. When area 0 to 6 external space is accessed, the CS0 to CS6 pin signals respectively can be output. The size of areas 0 to 6 is 128 kbytes in modes 1 and 2, and 2 Mbytes in modes 3 and 4. Area 7: Area 7 includes the on-chip RAM and internal I/O registers. In the H8/3008, the space excluding the on-chip RAM and I/O registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space . When area 7 external space is accessed, the CS7 signal can be output. The size of area 7 is 128 kbytes in modes 1 and 2, and 2 Mbytes in modes 3 and 4.
Rev.4.00 Aug. 20, 2007 Page 124 of 638 REJ09B0395-0400
6. Bus Controller
6.4.5
Basic Bus Control Signal Timing
8-Bit, Three-State-Access Areas: Figure 6.9 shows the timing of bus control signals for an 8-bit, three-state-access area. The upper data bus (D15 to D8) is used in accesses to these areas. The LWR pin is always high. Wait states can be inserted.
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Undetermined data High Valid Invalid External address in area n T2 T3
Note: n = 7 to 0
Figure 6.9 Bus Control Signal Timing for 8-Bit, Three-State-Access Area
Rev.4.00 Aug. 20, 2007 Page 125 of 638 REJ09B0395-0400
6. Bus Controller
8-Bit, Two-State-Access Areas: Figure 6.10 shows the timing of bus control signals for an 8-bit, two-state-access area. The upper data bus (D15 to D8) is used in accesses to these areas. The LWR pin is always high. Wait states cannot be inserted.
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Undetermined data High Valid Invalid External address in area n T2
Note: n = 7 to 0
Figure 6.10 Bus Control Signal Timing for 8-Bit, Two-State-Access Area
Rev.4.00 Aug. 20, 2007 Page 126 of 638 REJ09B0395-0400
6. Bus Controller
16-Bit, Three-State-Access Areas: Figures 6.11 to 6.13 show the timing of bus control signals for a 16-bit, three-state-access area. In these areas, the upper data bus (D15 to D8) is used in accesses to even addresses and the lower data bus (D7 to D0) in accesses to odd addresses. Wait states can be inserted.
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Undetermined data High Valid Invalid Even external address in area n T2 T3
Note: n = 7 to 0
Figure 6.11 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (1) (Byte Access to Even Address)
Rev.4.00 Aug. 20, 2007 Page 127 of 638 REJ09B0395-0400
6. Bus Controller
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Undetermined data Valid High Invalid Valid Odd external address in area n T2 T3
Note: n = 7 to 0
Figure 6.12 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (2) (Byte Access to Odd Address)
Rev.4.00 Aug. 20, 2007 Page 128 of 638 REJ09B0395-0400
6. Bus Controller
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Valid Valid Valid External address in area n T2 T3
Note: n = 7 to 0
Figure 6.13 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (3) (Word Access)
Rev.4.00 Aug. 20, 2007 Page 129 of 638 REJ09B0395-0400
6. Bus Controller
16-Bit, Two-State-Access Areas: Figures 6.14 to 6.16 show the timing of bus control signals for a 16-bit, two-state-access area. In these areas, the upper data bus (D15 to D8) is used in accesses to even addresses and the lower data bus (D7 to D0) in accesses to odd addresses. Wait states cannot be inserted.
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Undetermined data High Valid Invalid Even external address in area n T2
Note: n = 7 to 0
Figure 6.14 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (1) (Byte Access to Even Address)
Rev.4.00 Aug. 20, 2007 Page 130 of 638 REJ09B0395-0400
6. Bus Controller
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Undetermined data Valid High Invalid Valid Odd external address in area n T2
Note: n = 7 to 0
Figure 6.15 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (2) (Byte Access to Odd Address)
Rev.4.00 Aug. 20, 2007 Page 131 of 638 REJ09B0395-0400
6. Bus Controller
Bus cycle T1 Address bus CSn AS RD Read access D15 to D8 D7 to D0 HWR LWR Write access D15 to D8 D7 to D0 Valid Valid Valid Valid External address in area n T2
Note: n = 7 to 0
Figure 6.16 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (3) (Word Access) 6.4.6 Wait Control
When accessing external space, the H8/3008 can extend the bus cycle by inserting wait states (Tw). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the WAIT pin. Program Wait Insertion: From 0 to 3 wait states can be inserted automatically between the T2 state and T3 state on an individual area basis in three-state access space, according to the settings of WCRH and WCRL.
Rev.4.00 Aug. 20, 2007 Page 132 of 638 REJ09B0395-0400
6. Bus Controller
Pin Wait Insertion: Setting the WAITE bit in BCR to 1 enables wait insertion by means of the WAIT pin. When external space is accessed in this state, a program wait is first inserted. If the WAIT pin is low at the falling edge of in the last T2 or TW state, another TW state is inserted. If the WAIT pin is held low, TW states are inserted until it goes high. This is useful when inserting four or more TW states, or when changing the number of TW states for different external devices. The WAITE bit setting applies to all areas. Figure 6.17 shows an example of the timing for insertion of one program wait state in 3-state space.
Inserted by program wait Inserted by WAIT pin T2 Tw Tw Tw T3
T1 WAIT Address bus AS RD Read access Data bus
Read data
HWR, LWR Write access Data bus Note: Write data
indicates the timing of WAIT pin sampling.
Figure 6.17 Example of Wait State Insertion Timing
Rev.4.00 Aug. 20, 2007 Page 133 of 638 REJ09B0395-0400
6. Bus Controller
6.5
6.5.1
Idle Cycle
Operation
When the H8/3008 chip accesses external space, it can insert a 1-state idle cycle (Ti) between bus cycles in the following cases: when read accesses between different areas occur consecutively, and when a write cycle occurs immediately after a read cycle. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, which has a long output floating time, and high-speed memory, I/O interfaces, and so on. The initial value of the ICIS1 and ICIS0 bits in BCR is 1, so that idle cycle insertion is performed in the initial state. If there are no data collisions, the ICIS bits can be cleared. Consecutive Reads between Different Areas: If consecutive reads between different areas occur while the ICIS1 bit is set to 1 in BCR, an idle cycle is inserted at the start of the second read cycle. Figure 6.18 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented.
Bus cycle A Bus cycle B Address bus RD Data bus Data collision Long buffer-off time (a) Idle cycle not inserted T1 T2 T3 T1 T2 Address bus RD Data bus Bus cycle A Bus cycle B T1 T2 T3 Ti T1 T2
(b) Idle cycle inserted
Figure 6.18 Example of Idle Cycle Operation (ICIS1 = 1) Write after Read: If an external write occurs after an external read while the ICIS0 bit is set to 1 in BCR, an idle cycle is inserted at the start of the write cycle. Figure 6.19 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle.
Rev.4.00 Aug. 20, 2007 Page 134 of 638 REJ09B0395-0400
6. Bus Controller
In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented.
Bus cycle A Bus cycle B Address bus RD HWR Data bus Long buffer-off time (a) Idle cycle not inserted Data collision (b) Idle cycle inserted T1 T2 T3 T1 T2 Address bus RD HWR Data bus Bus cycle A Bus cycle B T1 T2 T3 Ti T1 T2
Figure 6.19 Example of Idle Cycle Operation (ICIS0 = 1) Usage Note: When non-insertion of an idle cycle is specified, the rise (negation) of RD and fall (assertion) of CSn may occur simultaneously. Figure 6.20 shows an example of the operation in this case. If consecutive reads to a different external area occur while the ICIS1 bit in BCR is cleared to 0, or if an external read is followed by a write cycle for a different external area while the ICIS0 bit is cleared to 0, negation of RD in the first read cycle and assertion of CSn in the following bus cycle will occur simultaneously. Depending on the output delay time of each signal, therefore, it is possible that the RD low output in the previous read cycle and the CSn low output in the following bus cycle will overlap. As long as RD and CSn do not change simultaneously, or if there is no problem even if they do, non-insertion of an idle cycle can be specified.
Rev.4.00 Aug. 20, 2007 Page 135 of 638 REJ09B0395-0400
6. Bus Controller
Bus cycle A Bus cycle B Address bus RD CSn T1 T2 T3 T1 T2 Address bus RD CSn Bus cycle A Bus cycle B T1 T2 T3 Ti T1 T2
Simultaneous change of RD and CSn: possibility of mutual overlap (a) Idle cycle not inserted (b) Idle cycle inserted
Figure 6.20 Example of Idle Cycle Operation 6.5.2 Pin States in Idle Cycle
Table 6.5 shows the pin states in an idle cycle. Table 6.5
Pins A23 to A0 D15 to D0 CSn AS RD HWR LWR
Pin States in Idle Cycle
Pin State Next cycle address value High impedance High High High High High
Rev.4.00 Aug. 20, 2007 Page 136 of 638 REJ09B0395-0400
6. Bus Controller
6.6
Bus Arbiter
The bus controller has a built-in bus arbiter that arbitrates between different bus masters. The bus master can be either the CPU or an external bus master. When a bus master has the bus right it can carry out read and write operations. Each bus master uses a bus request signal to request the bus right. At fixed times the bus arbiter determines priority and uses a bus acknowledge signal to grant the bus to a bus master, which can the operate using the bus. The bus arbiter checks whether the bus request signal from a bus master is active or inactive, and returns an acknowledge signal to the bus master. When two or more bus masters request the bus, the highest-priority bus master receives an acknowledge signal. The bus master that receives an acknowledge signal can continue to use the bus until the acknowledge signal is deactivated. The bus master priority order is: (High) External bus master > CPU (Low)
The bus arbiter samples the bus request signals and determines priority at all times, but it does not always grant the bus immediately, even when it receives a bus request from a bus master with higher priority than the current bus master. Each bus master has certain times at which it can release the bus to a higher-priority bus master. 6.6.1 Operation
CPU: The CPU is the lowest-priority bus master. If an external bus master requests the bus while the CPU has the bus right, the bus arbiter transfers the bus right to the bus master that requested it. The bus right is transferred at the following times: * The bus right is transferred at the boundary of a bus cycle. If word data is accessed by two consecutive byte accesses, however, the bus right is not transferred between the two byte accesses. * If another bus master requests the bus while the CPU is performing internal operations, such as executing a multiply or divide instruction, the bus right is transferred immediately. The CPU continues its internal operations. * If another bus master requests the bus while the CPU is in sleep mode, the bus right is transferred immediately.
Rev.4.00 Aug. 20, 2007 Page 137 of 638 REJ09B0395-0400
6. Bus Controller
External Bus Master: When the BRLE bit is set to 1 in BRCR, the bus can be released to an external bus master. The external bus master has highest priority, and requests the bus right from the bus arbiter driving the BREQ signal low. Once the external bus master acquires the bus, it keeps the bus until the BREQ signal goes high. While the bus is released to an external bus master, the H8/3008 chip holds the address bus, data bus, bus control signals (AS, RD, HWR, and LWR), and chip select signals (CSn: n = 7 to 0) in the high-impedance state, and holds the BACK pin in the low output state. The bus arbiter samples the BREQ pin at the rise of the system clock (). If BREQ is low, the bus is released to the external bus master at the appropriate opportunity. The BREQ signal should be held low until the BACK signal goes low. When the BREQ pin is high in two consecutive samples, the BACK pin is driven high to end the bus-release cycle. Figure 6.21 shows the timing when the bus right is requested by an external bus master during a read cycle in a two-state access area. There is a minimum interval of three states from when the BREQ signal goes low until the bus is released.
CPU cycles T0 T1 T2 External bus released CPU cycles
Address bus Data bus AS RD
Address
High-impedance High-impedance
High-impedance
High-impedance High High-impedance
HWR, LWR BREQ BACK Minimum 3 cycles (1) (2) (3)
(4)
(5)
(6)
Figure 6.21 Example of External Bus Master Operation
Rev.4.00 Aug. 20, 2007 Page 138 of 638 REJ09B0395-0400
6. Bus Controller
When making a transition to software standby mode, if there is contention with a bus request from an external bus master, the BACK and strobe states may be indefinite when the transition is made. When using software standby mode, clear the BRLE bit to 0 in BRCR before executing the SLEEP instruction.
6.7
6.7.1
Register and Pin Input Timing
Register Write Timing
ABWCR, ASTCR, WCRH, and WCRL Write Timing: Data written to ABWCR, ASTCR, WCRH, and WCRL takes effect starting from the next bus cycle. Figure 6.22 shows the timing when an instruction fetched from area 0 changes area 0 from three-state access to two-state access.
T1 Address bus 3-state access to area 0 T2 T3 T1 T2 T3 T1 T2
ASTCR address 2-state access to area 0
Figure 6.22 ASTCR Write Timing DDR and CSCR Write Timing: Data written to DDR or CSCR for the port corresponding to the CSn pin to switch between CSn output and generic input takes effect starting from the T3 state of the DDR write cycle. Figure 6.23 shows the timing when the CS1 pin is changed from generic input to CS1 output.
T1 Address bus CS1 High-impedance T2 T3
P8DDR address
Figure 6.23 DDR Write Timing BRCR Write Timing: Data written to BRCR to switch between A23, A22, A21, or A20 output and generic input or output takes effect starting from the T3 state of the BRCR write cycle. Figure 6.24 shows the timing when a pin is changed from generic input to A23, A22, A21, or A20 output.
Rev.4.00 Aug. 20, 2007 Page 139 of 638 REJ09B0395-0400
6. Bus Controller
T1 Address bus PA7 to PA4 (A23 to A20) BRCR address T2 T3
High-impedance
Figure 6.24 BRCR Write Timing 6.7.2 BREQ Pin Input Timing
After driving the BREQ pin low, hold it low until BACK goes low. If BREQ returns to the high level before BACK goes lows, the bus arbiter may operate incorrectly. To terminate the external-bus-released state, hold the BREQ signal high for at least three states. If BREQ is high for too short an interval, the bus arbiter may operate incorrectly.
Rev.4.00 Aug. 20, 2007 Page 140 of 638 REJ09B0395-0400
7. I/O Ports
Section 7 I/O Ports
7.1 Overview
The H8/3008 has six input/output ports (ports 4, 6, 8, 9, A, and B) and one input-only port (port 7). Table 7.1 summarizes the port functions. The pins in each port are multiplexed as shown in table 7.1. Each port has a data direction register (DDR) for selecting input or output, and a data register (DR) for storing output data. In addition to these registers, port 4 has an input pull-up MOS control register (PCR) for switching input pull-up MOS transistors on and off. Ports 4, 6, and 8 can drive one TTL load and a 90-pF capacitive load. Ports 9, A, and B can drive one TTL load and a 30-pF capacitive load. Ports 4, 6, 8, 9, A, and B can drive a darlington pair. Pins P82 to P80, PA7 to PA0 have Schmitt-trigger input circuits. For block diagrams of the ports see appendix C, I/O Port Block Diagrams. Table 7.1 Port Functions
Expanded Modes Port Description 8-bit I/O port Built-in input pull-up MOS Port 6 * 8-bit I/O port P67/ P66/LWR P65/HWR P64/RD P63/AS P62/BACK P61/BREQ P60/WAIT Port 7 * 8-bit I/O port P77/AN7/DA1 P76/AN6/DA0 P75 to P70/ AN5 to AN0 Analog input (AN7, AN6) to A/D converter, analog output (DA1, DA0) from D/A converter, and generic input Analog input (AN5 to AN0) to A/D converter, and generic input Bus control signal input/output (BACK, BREQ, WAIT) and 3bit generic input/output Pins P47 to P40/D7 to D0 Mode 1 Mode 2 Mode 3 Mode 4
Port 4 * *
Data input/output (D7 to D0) and 8-bit generic input/output 8-bit bus mode: generic input/output 16-bit bus mode: data input/output Clock output () and generic input Bus control signal output (LWR, HWR, RD, AS)
Rev.4.00 Aug. 20, 2007 Page 141 of 638 REJ09B0395-0400
7. I/O Ports
Expanded Modes Port Description 5-bit I/O port P82 to P80 have schmitt inputs P83/IRQ3/CS1/ ADTRG Pins P84/CS0 Mode 1 Mode 2 Mode 3 Mode 4
Port 8 * *
DDR = 0: generic input DDR = 1 (reset value): CS0 output IRQ3 input, CS1 output, external trigger input (ADTRG) to A/D converter, and generic input DDR = 0 (after reset): generic input DDR = 1: CS1 output IRQ2 and IRQ1 input, CS2 and CS3 output, and generic input DDR = 0 (after reset): generic input DDR = 1: CS2 and CS3 output IRQ0 input, and generic input/output Input and output (SCK1, SCK0, RxD1, RxD0, TxD1, TxD0) for serial communication interfaces 1 and 0 (SCI1/0), IRQ5 and IRQ4 input, and 6-bit generic input/output
P82/IRQ2/CS2 P81/IRQ1/CS3
P80/IRQ0 Port 9 * 6-bit I/O port P95/IRQ5 /SCK1 P94/IRQ4 /SCK0 P93/RxD1 P92/RxD0 P91/TxD1 P90/TxD0 Port A * * 8-bit I/O port Schmitt inputs PA7/TP7/ TIOCB2/A20
Output (TP7) from programmable timing pattern controller (TPC), input or output (TIOCB2) for 16-bit timer and generic input/output
Address output (A20)
PA6/TP6/TIOCA2/A21 PA5/TP5/TIOCB1/A22 PA4/TP4/TIOCA1/A23 PA3/TP3/TIOCB0/ TCLKD PA2/TP2/TIOCA0/ TCLKC PA1/TP1/TCLKB PA0/TP0/TCLKA
TPC output (TP6 to TP4), 16-bit timer input and output (TIOCA2, TIOCB1, TIOCA1), and generic input/output
TPC output (TP3 to TP0), 16-bit timer input and output (TIOCB0, TIOCA0, TCLKD, TCLKC, TCLKB, TCLKA), 8-bit timer input (TCLKD, TCLKC, TCLKB, TCLKA), and generic input/output
Rev.4.00 Aug. 20, 2007 Page 142 of 638 REJ09B0395-0400
7. I/O Ports
Expanded Modes Port Description 8-bit I/O port Pins PB7/TP15 PB6/TP14 PB5/TP13 PB4/TP12 PB3/TP11/TMIO3/CS4 PB2/TP10/TMO2/CS5 PB1/TP9/TMIO1/CS6 PB0/TP8/TMO0/CS7 TPC output (TP11 to TP8), 8-bit timer input and output (TMIO3, TMO2, TMIO1, TMO0), CS7 to CS4 output, and generic input/output Mode 1 Mode 2 Mode 3 Mode 4
Port B *
TPC output (TP15 to TP12) and generic input/output
Legend: SCI0: SCI1: TPC: 16TIM: 8TIM:
Serial communication interface channel 0 Serial communication interface channel 1 Programmable timing pattern controller 16-bit timer 8-bit timer
Rev.4.00 Aug. 20, 2007 Page 143 of 638 REJ09B0395-0400
7. I/O Ports
7.2
7.2.1
Port 4
Overview
Port 4 is an 8-bit input/output port which also functions as a data bus. It's pin configuration is shown in figure 7.1. The pin functions differ depending on the operating mode. In the H8/3008, when the bus width control register (ABWCR) designates areas 0 to 7 all as 8-bitaccess areas, the chip operates in 8-bit bus mode and port 4 is a generic input/output port. When at least one of areas 0 to 7 is designated as a 16-bit-access area, the chip operates in 16-bit bus mode and port 4 becomes part of the data bus. Port 4 has software-programmable built-in pull-up MOS. Pins in port 4 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair.
Port 4 pins P47 /D7 P46 /D6 P45 /D5 Port 4 P44 /D4 P43 /D3 P42 /D2 P41 /D1 P40 /D0 Modes 1 to 4 P47 (input/output)/D7 (input/output) P46 (input/output)/D6 (input/output) P45 (input/output)/D5 (input/output) P44 (input/output)/D4 (input/output) P43 (input/output)/D3 (input/output) P42 (input/output)/D2 (input/output) P41 (input/output)/D1 (input/output) P40 (input/output)/D0 (input/output)
Figure 7.1 Port 4 Pin Configuration
Rev.4.00 Aug. 20, 2007 Page 144 of 638 REJ09B0395-0400
7. I/O Ports
7.2.2
Register Descriptions
Table 7.2 summarizes the registers of port 4. Table 7.2
Address* H'EE003 H'FFFD3 H'EE03E Note: *
Port 4 Registers
Name Port 4 data direction register Port 4 data register Port 4 input pull-up MOS control register Abbreviation P4DDR P4DR P4PCR R/W W R/W R/W Initial Value H'00 H'00 H'00
Lower 20 bits of the address in advanced mode.
Port 4 Data Direction Register (P4DDR): P4DDR is an 8-bit write-only register that can select input or output for each pin in port 4.
Bit Initial value Read/Write 7 0 W 6 0 W 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
P4 7 DDR P4 6 DDR P4 5 DDR P4 4 DDR P4 3 DDR P4 2 DDR P4 1 DDR P4 0 DDR
Port 4 data direction 7 to 0 These bits select input or output for port 4 pins
When all areas are designated as 8-bit-access areas by the bus controller's bus width control register (ABWCR), selecting 8-bit bus mode, port 4 functions as an input/output port. In this case, a pin in port 4 becomes an output port if the corresponding P4DDR bit is set to 1, and an input port if this bit is cleared to 0. When at least one area is designated as a 16-bit-access area, selecting 16-bit bus mode, port 4 functions as part of the data bus, regardless of the P4DDR settings. P4DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P4DDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. ABWCR and P4DDR are not initialized in software standby mode. Therefore, if a transition is made to software standby mode while port 4 is functioning as an input/output port and a P4DDR bit is set to 1, the corresponding pin maintains its output state.
Rev.4.00 Aug. 20, 2007 Page 145 of 638 REJ09B0395-0400
7. I/O Ports
Port 4 Data Register (P4DR): P4DR is an 8-bit readable/writable register that stores output data for port 4. When port 4 functions as an output port, the value of this register is output. When a bit in P4DDR is set to 1, if port 4 is read the value of the corresponding P4DR bit is returned. When a bit in P4DDR is cleared to 0, if port 4 is read the corresponding pin logic level is read.
Bit Initial value Read/Write 7 P47 0 R/W 6 P46 0 R/W 5 P45 0 R/W 4 P44 0 R/W 3 P43 0 R/W 2 P42 0 R/W 1 P41 0 R/W 0 P40 0 R/W
Port 4 data 7 to 0 These bits store data for port 4 pins
P4DR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Port 4 Input Pull-Up MOS Control Register (P4PCR): P4PCR is an 8-bit readable/writable register that controls the MOS input pull-up transistors in port 4.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 0 R/W
P4 7 PCR P4 6 PCR P4 5 PCR P4 4 PCR P4 3 PCR P4 2 PCR P4 1 PCR P4 0 PCR
Port 4 input pull-up MOS control 7 to 0 These bits control input pull-up MOS transistors built into port 4
In 8-bit bus mode in modes 1 to 4 (expanded modes), when a P4DDR bit is cleared to 0 (selecting generic input), if the corresponding P4PCR bit is set to 1, the input pull-up MOS transistor is turned on. P4PCR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 146 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.3 summarizes the states of the input pull-up MOS in each operating mode. Table 7.3
Mode 1 to 4 8-bit bus mode 16-bit bus mode
Input Pull-Up MOS Transistor States (Port 4)
Reset Off Hardware Standby Mode Off Software Standby Mode On/off Off Other Modes On/off Off
Legend: Off: The input pull-up MOS transistor is always off. On/off: The input pull-up MOS transistor is on if P4PCR = 1 and P4DDR = 0. Otherwise, it is off.
Rev.4.00 Aug. 20, 2007 Page 147 of 638 REJ09B0395-0400
7. I/O Ports
7.3
7.3.1
Port 6
Overview
Port 6 is an 8-bit input/output port that is also used for input and output of bus control signals (LWR, HWR, RD, AS, BACK, BREQ, WAIT) and for clock () output. The port 6 pin configuration is shown in figure 7.2. See table 7.5 for the selection of the pin functions. Pins in port 6 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair.
Port 6 pins P6 7 / P6 6 / LWR P6 5 / HWR Port 6 P6 4 / RD P6 3 / AS P6 2 / BACK P6 1 / BREQ P6 0 / WAIT Modes 1 to 4 (expanded modes) P67 (input)/ (output) LWR (output) HWR (output) RD (output) AS (output) P62 (input/output)/BACK (output) P61 (input/output)/BREQ (input) P60 (input/output)/WAIT (input)
Figure 7.2 Port 6 Pin Configuration 7.3.2 Register Descriptions
Table 7.4 summarizes the registers of port 6. Table 7.4
Address* H'EE005 H'FFFD5 Note: *
Port 6 Registers
Name Port 6 data direction register Port 6 data register Abbreviation P6DDR P6DR R/W W R/W Initial Value H'80 H'80
Lower 20 bits of the address in advanced mode.
Port 6 Data Direction Register (P6DDR): P6DDR is an 8-bit write-only register that can select input or output for each pin in port 6.
Rev.4.00 Aug. 20, 2007 Page 148 of 638 REJ09B0395-0400
7. I/O Ports
Bit 7 is reserved. It is fixed at 1, and cannot be modified.
Bit Initial value Read/Write 7 1 Reserved bit 6 0 W 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
P6 6 DDR P6 5 DDR P6 4 DDR P6 3 DDR P6 2 DDR P6 1 DDR P6 0 DDR
Port 6 data direction 6 to 0 These bits select input or output for port 6 pins
* Modes 1 to 4 (Expanded Modes) P67 functions as the clock output pin () or an input port. P67 is the clock output pin () if the PSTOP bit in MSTRCH is cleared to 0 (initial value), and an input port if this bit is set to 1. P66 to P63 function as bus control output pins (LWR, HWR, RD, and AS), regardless of the settings of bits P66DDR to P63DDR. P62 to P60 function as bus control input/output pins (BACK, BREQ, and WAIT) or input/output ports. For the method of selecting the pin functions, see table 7.7. When P62 to P60 function as input/output ports, the pin becomes an output port if the corresponding P6DDR bit is set to 1, and an input port if this bit is cleared to 0. Port 6 Data Register (P6DR): P6DR is an 8-bit readable/writable register that stores output data for port 6. When port 6 functions as an output port, the value of this register is output. For bit 7, a value of 1 is returned if the bit is read while the PSTOP bit in MSTCRH is cleared to 0, and the P67 pin logic level is returned if the bit is read while the PSTOP bit is set to 1. Bit 7 cannot be modified. For bits 6 to 0, the pin logic level is returned if the bit is read while the corresponding bit in P6DDR is cleared to 0, and the P6DR value is returned if the bit is read while the corresponding bit in P6DDR is set to 1.
Bit Initial value Read/Write 7 P67 1 R 6 P6 6 0 R/W 5 P6 5 0 R/W 4 P6 4 0 R/W 3 P6 3 0 R/W 2 P6 2 0 R/W 1 P6 1 0 R/W 0 P6 0 0 R/W
Port 6 data 7 to 0 These bits store data for port 6 pins
P6DR is initialized to H'80 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 149 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.5
Pin P67/
Port 6 Pin Functions in Modes 1 to 4
Pin Functions and Selection Method Bit PSTOP in MSTCRH selects the pin function. PSTOP Pin function 0 output 1 P67 input
LWR
Functions as LWR regardless of the setting of bit P66DDR P66DDR Pin function 0 LWR output 1
HWR
Functions as HWR regardless of the setting of bit P65DDR P65DDR Pin function 0 HWR output 1
RD
Functions as RD regardless of the setting of bit P64DDR P64DDR Pin function 0 RD output 1
AS
Functions as AS regardless of the setting of bit P63DDR P63DDR Pin function 0 AS output 1
P62/BACK
Bit BRLE in BRCR and bit P62DDR select the pin function as follows. BRLE P62DDR Pin function 0 P62 input 0 1 P62 output 1 BACK output
P61/BREQ
Bit BRLE in BRCR and bit P61DDR select the pin function as follows. BRLE P61DDR Pin function 0 P61 input 0 1 P61 output 1 BREQ input
P60/WAIT
Bit WAITE in BCR and bit P60DDR select the pin function as follows. WAITE P60DDR Pin function 0 P60 input 0 1 P60 output 1 0* WAIT input
Note: * Do not set bit P60DDR to 1. Rev.4.00 Aug. 20, 2007 Page 150 of 638 REJ09B0395-0400
7. I/O Ports
7.4
7.4.1
Port 7
Overview
Port 7 is an 8-bit input port that is also used for analog input to the A/D converter and analog output from the D/A converter. The pin functions are the same in all operating modes. Figure 7.3 shows the pin configuration of port 7. See section 14, A/D Converter, for details of the A/D converter analog input pins, and section 15, D/A Converter, for details of the D/A converter analog output pins.
Port 7 pins P77 (input)/AN 7 (input)/DA 1 (output) P76 (input)/AN 6 (input)/DA 0 (output) P75 (input)/AN 5 (input) Port 7 P74 (input)/AN 4 (input) P73 (input)/AN 3 (input) P72 (input)/AN 2 (input) P71 (input)/AN 1 (input) P70 (input)/AN 0 (input)
Figure 7.3 Port 7 Pin Configuration 7.4.2 Register Description
Table 7.6 summarizes the port 7 register. Port 7 is an input port, and port 7 has no data direction register. Table 7.6
Address* H'FFFD6 Note: *
Port 7 Data Register
Name Port 7 data register Abbreviation P7DR R/W R Initial Value Undetermined
Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 151 of 638 REJ09B0395-0400
7. I/O Ports
Port 7 Data Register (P7DR)
Bit Initial value Read/Write 7 P77 * R 6 P76 * R 5 P75 * R 4 P74 * R 3 P73 * R 2 P72 * R 1 P71 * R 0 P70 * R
Note: * Determined by pins P77 to P70 .
When port 7 is read, the pin logic levels are always read. P7DR cannot be modified.
7.5
7.5.1
Port 8
Overview
Port 8 is a 5-bit input/output port that is also used for CS3 to CS0 output, IRQ3 to IRQ0 input, and A/D converter ADTRG input. Figure 7.4 shows the pin configuration of port 8. In the H8/3008, port 8 can provide CS3 to CS0 output, IRQ3 to IRQ0 input, and ADTRG input. See table 7.8 for the selection of pin functions in expanded modes. See section 14, A/D Converter, for a description of the A/D converter's ADTRG input pin. The IRQ3 to IRQ0 functions are selected by IER settings, regardless of whether the pin is used for input or output. Caution is therefore required. For details see section 5.3.1, External Interrupts. Pins in port 8 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair. Pins P82 to P80 have Schmitt-trigger inputs.
Rev.4.00 Aug. 20, 2007 Page 152 of 638 REJ09B0395-0400
7. I/O Ports
Port 8 pins P84 / CS 0 P83 / CS 1 / IRQ 3 / ADTRG Port 8 P82 / CS 2 / IRQ 2 P81 / CS 3 / IRQ 1 P80 / IRQ 0 P84 (input)/ CS 0 (output) P83 (input)/ CS 1 (output)/ IRQ 3 (input) / ADTRG (input) P82 (input)/ CS 2 (output)/ IRQ 2 (input) P81 (input)/ CS 3 (output)/ IRQ 1 (input) P80 (input/output)/ IRQ 0 (input)
Figure 7.4 Port 8 Pin Configuration 7.5.2 Register Descriptions
Table 7.7 summarizes the registers of port 8. Table 7.7
Address* H'EE007 H'FFFD7 Note: *
Port 8 Registers
Name Port 8 data direction register Port 8 data register Abbreviation P8DDR P8DR R/W W R/W Initial Value H'F0 H'E0
Lower 20 bits of the address in advanced mode.
Port 8 Data Direction Register (P8DDR): P8DDR is an 8-bit write-only register that can select input or output for each pin in port 8. Bits 7 to 5 are reserved. They are fixed at 1, and cannot be modified.
Bit Initial value Read/Write 7 1 6 1 Reserved bits 5 1 4 1 W 3 0 W 2 0 W 1 0 W 0 0 W
P8 4 DDR P8 3 DDR P8 2 DDR P8 1 DDR P8 0 DDR
Port 8 data direction 4 to 0 These bits select input or output for port 8 pins
When bits in P8DDR bit are set to 1, P84 to P81 become CS0 to CS3 output pins. When bits in P8DDR are cleared to 0, the corresponding pins become input ports.
Rev.4.00 Aug. 20, 2007 Page 153 of 638 REJ09B0395-0400
7. I/O Ports
In the H8/3008, following a reset P84 functions as the CS0 output, while CS1 to CS3 are input ports. P8DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P8DDR is initialized to H'F0 by a reset and in hardware standby mode. In software standby mode P8DDR retains its previous setting. Therefore, if a transition is made to software standby mode while port 8 is functioning as an input/output port and a P8DDR bit is set to 1, the corresponding pin maintains its output state. Port 8 Data Register (P8DR): P8DR is an 8-bit readable/writable register that stores output data for port 8. When port 8 functions as an output port, the value of this register is output. When a bit in P8DDR is set to 1, if port 8 is read the value of the corresponding P8DR bit is returned. When a bit in P8DDR is cleared to 0, if port 8 is read the corresponding pin logic level is read. Bits 7 to 5 are reserved. They are fixed at 1, and cannot be modified.
Bit Initial value Read/Write 7 1 6 1 Reserved bits 5 1 4 P8 4 0 R/W 3 P8 3 0 R/W 2 P8 2 0 R/W 1 P8 1 0 R/W 0 P8 0 0 R/W
Port 8 data 4 to 0 These bits store data for port 8 pins
P8DR is initialized to H'E0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 154 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.8
Pin P84/CS0
Port 8 Pin Functions in Modes 1 to 4
Pin Functions and Selection Method Bit P84DDR selects the pin function as follows. P84DDR Pin function 0 P84 input 1 CS0 output
P83/CS1/IRQ3/ ADTRG
Bit P83DDR selects the pin function as follows P83DDR Pin function 0 P83 input IRQ3 input ADTRG input 1 CS1 output
P82/CS2/IRQ2
Bit P82DDR selects the pin function as follows. P82DDR Pin function 0 P82 input IRQ2 input 1 CS2 output
P81/CS3/IRQ1
Bit P81DDR selects the pin function as follows. P81DDR Pin function 0 P81 input IRQ1 input 1 CS3 output
P80/IRQ0
Bit P80DDR selects the pin function as follows. P80DDR Pin function 0 P80 input IRQ0 input 1 P80 output
Rev.4.00 Aug. 20, 2007 Page 155 of 638 REJ09B0395-0400
7. I/O Ports
7.6
7.6.1
Port 9
Overview
Port 9 is a 6-bit input/output port that is also used for input and output (TxD0, TxD1, RxD0, RxD1, SCK0, SCK1) by serial communication interface channels 0 and 1 (SCI0 and SCI1), and for IRQ5 and IRQ4 input. See table 7.10 for the selection of pin functions. The IRQ5 and IRQ4 functions are selected by IER settings, regardless of whether the pin is used for input or output. Caution is therefore required. For details see section 5.3.1, External Interrupts. Port 9 has the same set of pin functions in all operating modes. Figure 7.5 shows the pin configuration of port 9. Pins in port 9 can drive one TTL load and a 30-pF capacitive load. They can also drive a darlington transistor pair.
Port 9 pins P95 (input/output)/SCK 1 (input/output)/IRQ 5 (input) P94 (input/output)/SCK 0 (input/output)/IRQ 4 (input) Port 9 P93 (input/output)/RxD1 (input) P92 (input/output)/RxD0 (input) P91 (input/output)/TxD1 (output) P90 (input/output)/TxD0 (output)
Figure 7.5 Port 9 Pin Configuration
Rev.4.00 Aug. 20, 2007 Page 156 of 638 REJ09B0395-0400
7. I/O Ports
7.6.2
Register Descriptions
Table 7.9 summarizes the registers of port 9. Table 7.9
Address* H'EE008 H'FFFD8 Note: *
Port 9 Registers
Name Port 9 data direction register Port 9 data register Abbreviation P9DDR P9DR R/W W R/W Initial Value H'C0 H'C0
Lower 20 bits of the address in advanced mode.
Port 9 Data Direction Register (P9DDR): P9DDR is an 8-bit write-only register that can select input or output for each pin in port 9. Bits 7 and 6 are reserved. They are fixed at 1, and cannot be modified.
Bit Initial value Read/Write 7 1 6 1 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
P9 5 DDR P9 4 DDR P9 3 DDR P9 2 DDR P9 1 DDR P9 0 DDR
Reserved bits
Port 9 data direction 5 to 0 These bits select input or output for port 9 pins
When port 9 functions as an input/output port, a pin in port 9 becomes an output port if the corresponding P9DDR bit is set to 1, and an input port if this bit is cleared to 0. For the method of selecting the pin functions, see table 7.10. P9DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P9DDR is initialized to H'C0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 9 is functioning as an input/output port and a P9DDR bit is set to 1, the corresponding pin maintains its output state.
Rev.4.00 Aug. 20, 2007 Page 157 of 638 REJ09B0395-0400
7. I/O Ports
Port 9 Data Register (P9DR): P9DR is an 8-bit readable/writable register that stores output data for port 9. When port 9 functions as an output port, the value of this register is output. When a bit in P9DDR is set to 1, if port 9 is read the value of the corresponding P9DR bit is returned. When a bit in P9DDR is cleared to 0, if port 9 is read the corresponding pin logic level is read. Bits 7 and 6 are reserved. They are fixed at 1, and cannot be modified.
Bit Initial value Read/Write 7 1 6 1 5 P95 0 R/W 4 P94 0 R/W 3 P9 3 0 R/W 2 P9 2 0 R/W 1 P9 1 0 R/W 0 P9 0 0 R/W
Reserved bits
Port 9 data 5 to 0 These bits store data for port 9 pins
P9DR is initialized to H'C0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 158 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.10 Port 9 Pin Functions
Pin P95/SCK1/IRQ5 Pin Functions and Selection Method Bit C/A in SMR of SCI1, bits CKE0 and CKE1 in SCR, and bit P95DDR select the pin function as follows. CKE1 C/A CKE0 P95DDR Pin function 0 P95 input 0 1 P95 output 0 1 SCK1 output IRQ5 input P94/SCK0/IRQ4 Bit C/A in SMR of SCI0, bits CKE0 and CKE1 in SCR, and bit P94DDR select the pin function as follows. CKE1 C/A CKE0 P94DDR Pin function 0 P94 input 0 1 P94 output 0 1 SCK0 output IRQ4 input P93/RxD1 Bit RE in SCR of SCI1, bit SMIF in SCMR, and bit P93DDR select the pin function as follows. SMIF RE P93DDR Pin function P92/RxD0 0 P93 input 0 1 P93 output 0 1 RxD1 input 1 RxD1 input 0 1 SCK0 output 1 SCK0 input 0 1 SCK1 output 1 SCK1 input
Bit RE in SCR of SCI0, bit SMIF in SCMR, and bit P92DDR select the pin function as follows. SMIF RE P92DDR Pin function 0 P92 input 0 1 P92 output 0 1 RxD0 input 1 RxD0 input
Rev.4.00 Aug. 20, 2007 Page 159 of 638 REJ09B0395-0400
7. I/O Ports Pin P91/TxD1 Pin Functions and Selection Method Bit TE in SCR of SCI1, bit SMIF in SCMR, and bit P91DDR select the pin function as follows. SMIF TE P91DDR Pin function Note: * 0 P91 input 0 1 P91 output 0 1 1
TxD1 output TxD1 output*
Functions as the TxD1 output pin, but there are two states: one in which the pin is driven, and another in which the pin is at high-impedance.
P90/TxD0
Bit TE in SCR of SCI0, bit SMIF in SCMR, and bit P90DDR select the pin function as follows. SMIF TE P90DDR Pin function Note: * 0 P90 input 0 1 P90 output 0 1 1
TxD0 output TxD0 output*
Functions as the TxD0 output pin, but there are two states: one in which the pin is driven, and another in which the pin is at high-impedance.
Rev.4.00 Aug. 20, 2007 Page 160 of 638 REJ09B0395-0400
7. I/O Ports
7.7
7.7.1
Port A
Overview
Port A is an 8-bit input/output port that is also used for output (TP7 to TP0) from the programmable timing pattern controller (TPC), input and output (TIOCB2, TIOCA2, TIOCB1, TIOCA1, TIOCB0, TIOCA0, TCLKD, TCLKC, TCLKB, TCLKA) by the 16-bit timer, clock input (TCLKD, TCLKC, TCLKB, TCLKA) to the 8-bit timer, and address output (A23 to A20). A reset or hardware standby transition leaves port A as an input port, except that in modes 3 and 4, one pin is always used for A20 output. See tables 7.12 to 7.14 for the selection of pin functions. Usage of pins for TPC, 16-bit timer, and 8-bit timer input and output is described in the sections on those modules. For output of address bits A23 to A20 in modes 3 and 4, see section 6.2.4, Bus Release Control Register (BRCR). Pins not assigned to any of these functions are available for generic input/output. Figure 7.6 shows the pin configuration of port A. Pins in port A can drive one TTL load and a 30-pF capacitive load. They can also drive a darlington transistor pair. Port A has Schmitt-trigger inputs.
Rev.4.00 Aug. 20, 2007 Page 161 of 638 REJ09B0395-0400
7. I/O Ports
Port A pins PA 7 /TP7 /TIOCB2 /A 20 PA 6 /TP6 /TIOCA2 /A21 PA 5 /TP5 /TIOCB1 /A 22 PA 4 /TP4 /TIOCA1 /A23 Port A PA 3 /TP3 /TIOCB0 /TCLKD PA 2 /TP2 /TIOCA0 /TCLKC PA 1 /TP1 /TCLKB PA 0 /TP0 /TCLKA
Pin functions in modes 1 and 2 PA 7 (input/output)/TP 7 (output)/TIOCB 2 (input/output) PA 6 (input/output)/TP 6 (output)/TIOCA 2 (input/output) PA 5 (input/output)/TP 5 (output)/TIOCB 1 (input/output) PA 4 (input/output)/TP 4 (output)/TIOCA 1 (input/output) PA 3 (input/output)/TP 3 (output)/TIOCB 0 (input/output)/TCLKD (input) PA 2 (input/output)/TP 2 (output)/TIOCA 0 (input/output)/TCLKC (input) PA 1 (input/output)/TP 1 (output)/TCLKB (input) PA 0 (input/output)/TP 0 (output)/TCLKA (input)
Pin functions in modes 3 and 4 A 20 (output) PA 6 (input/output)/TP6 (output)/TIOCA 2 (input/output)/A 21 (output) PA 5 (input/output)/TP5 (output)/TIOCB 1 (input/output)/A 22 (output) PA 4 (input/output)/TP4 (output)/TIOCA 1 (input/output)/A 23 (output) PA 3 (input/output)/TP3 (output)/TIOCB 0 (input/output)/TCLKD (input) PA 2 (input/output)/TP2 (output)/TIOCA 0 (input/output)/TCLKC (input) PA 1 (input/output)/TP1 (output)/TCLKB (input) PA 0 (input/output)/TP0 (output)/TCLKA (input)
Figure 7.6 Port A Pin Configuration 7.7.2 Register Descriptions
Table 7.11 summarizes the registers of port A. Table 7.11 Port A Registers
Initial Value Address* H'EE009 H'FFFD9 Note: * Name Port A data direction register Port A data register PADDR PADR R/W W R/W Modes 1 and 2 H'00 H'00 Modes 3 and 4 H'80 H'00
Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 162 of 638 REJ09B0395-0400
7. I/O Ports
Port A Data Direction Register (PADDR): PADDR is an 8-bit write-only register that can select input or output for each pin in port A. When pins are used for TPC output, the corresponding PADDR bits must also be set.
Bit 7 6 0 W 0 W 5 0 W 0 W 4 0 W 0 W 3 0 W 0 W 2 0 W 0 W 1 0 W 0 W 0 0 W 0 W
PA 7 DDR PA 6 DDR PA 5 DDR PA 4 DDR PA 3 DDR PA 2 DDR PA 1 DDR PA 0 DDR Modes Initial value 1 3 and 4 Read/Write Modes Initial value 0 1 and 2 Read/Write W
Port A data direction 7 to 0 These bits select input or output for port A pins
The pin functions that can be selected for pins PA7 to PA4 differ between modes 1 and 2, and modes 3 and 4. For the method of selecting the pin functions, see tables 7.12 and 7.13. The pin functions that can be selected for pins PA3 to PA0 are the same in modes 1 to 4. For the method of selecting the pin functions, see table 7.14. When port A functions as an input/output port, a pin in port A becomes an output port if the corresponding PADDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 3 and 4, PA7DDR is fixed at 1 and PA7 functions as the A20 address output pin. PADDR is a write-only register. Its value cannot be read. All bits return 1 when read. PADDR is initialized to H'00 by a reset and in hardware standby mode in modes 1 and 2. It is initialized to H'80 by a reset and in hardware standby mode in modes 3 and 4. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port A is functioning as an input/output port and a PADDR bit is set to 1, the corresponding pin maintains its output state.
Rev.4.00 Aug. 20, 2007 Page 163 of 638 REJ09B0395-0400
7. I/O Ports
Port A Data Register (PADR): PADR is an 8-bit readable/writable register that stores output data for port A. When port A functions as an output port, the value of this register is output. When a bit in PADDR is set to 1, if port A is read the value of the corresponding PADR bit is returned. When a bit in PADDR is cleared to 0, if port A is read the corresponding pin logic level is read.
Bit Initial value Read/Write 7 PA 7 0 R/W 6 PA 6 0 R/W 5 PA 5 0 R/W 4 PA 4 0 R/W 3 PA 3 0 R/W 2 PA 2 0 R/W 1 PA 1 0 R/W 0 PA 0 0 R/W
Port A data 7 to 0 These bits store data for port A pins
PADR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 164 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.12 Port A Pin Functions (Modes 1 and 2)
Pin PA7/TP7/ TIOCB2 Pin Functions and Selection Method Bit PWM2 in TMDR, bits IOB2 to IOB0 in TIOR2, bit NDER7 in NDERA, and bit PA7DDR select the pin function as follows. 16-bit timer channel 2 settings PA7DDR NDER7 Pin function (1) in table below TIOCB2 output 0 PA7 input (2) in table below 1 0 PA7 output TIOCB2 input* Note: * TIOCB2 input when IOB2 = 1 and PWM2 = 0. (2) 0 0 0 0 1 1 (1) (2) 1 16-bit timer channel 2 settings IOB2 IOB1 IOB0 1 1 TP7 output
PA6/TP6/ TIOCA2
Bit PWM2 in TMDR, bits IOA2 to IOA0 in TIOR2, bit NDER6 in NDERA, and bit PA6DDR select the pin function as follows. 16-bit timer channel 2 settings PA6DDR NDER6 Pin function (1) in table below TIOCA2 output 0 PA6 input (2) in table below 1 0 PA6 output TIOCA2 input* Note: * TIOCA2 input when IOA2 = 1. (2) (1) 0 0 0 0 0 1 1 1 (2) (1) 1 16-bit timer channel 2 settings PWM2 IOA2 IOA1 IOA0 1 1 TP6 output
Rev.4.00 Aug. 20, 2007 Page 165 of 638 REJ09B0395-0400
7. I/O Ports Pin PA5/TP5/ TIOCB1 Pin Functions and Selection Method Bit PWM1 in TMDR, bits IOB2 to IOB0 in TIOR1, bit NDER5 in NDERA, and bit PA5DDR select the pin function as follows. 16-bit timer channel 1 settings PA5DDR NDER5 Pin function (1) in table below TIOCB1 output 0 PA5 input (2) in table below 1 0 PA5 output TIOCB1 input* Note: * TIOCB1 input when IOB2 = 1 and PWM1 = 0. (2) 0 0 0 0 1 1 (1) (2) 1 16-bit timer channel 1 settings IOB2 IOB1 IOB0 1 1 TP5 output
PA4/TP4/ TIOCA1
Bit PWM1 in TMDR, bits IOA2 to IOA0 in TIOR1, bit NDER4 in NDERA, and bit PA4DDR select the pin function as follows. 16-bit timer channel 1 settings PA4DDR NDER4 Pin function (1) in table below TIOCA1 output 0 PA4 input (2) in table below 1 0 PA4 output TIOCA1 input* Note: * TIOCA1 input when IOA2 = 1. (2) (1) 0 0 0 0 0 1 1 1 (2) (1) 1 16-bit timer channel 1 settings PWM1 IOA2 IOA1 IOA0 1 1 TP4 output
Rev.4.00 Aug. 20, 2007 Page 166 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.13 Port A Pin Functions (Modes 3 and 4)
Pin A20 Pin Functions and Selection Method Always used as A20 output. Pin function A20 output
PA6/TP6/ TIOCA2/A21
Bit PWM2 in TMDR, bits IOA2 to IOA0 in TIOR2, bit NDER6 in NDERA, bit A21E in BRCR, and bit PA6DDR select the pin function as follows. A21E 16-bit timer channel 2 settings PA6DDR NDER6 Pin function (1) in table below TIOCA2 output 0 PA6 input 1 (2) in table below 1 0 PA6 output TIOCA2 input* Note: * TIOCA2 input when IOA2 = 1. (2) (1) 0 0 0 0 0 1 1 1 (2) (1) 1 16-bit timer channel 2 settings PWM2 IOA2 IOA1 IOA0 1 1 TP6 output 0 A21 output
Rev.4.00 Aug. 20, 2007 Page 167 of 638 REJ09B0395-0400
7. I/O Ports Pin PA5/TP5/ TIOCB1/A22 Pin Functions and Selection Method Bit PWM1 in TMDR, bits IOB2 to IOB0 in TIOR1, bit NDER5 in NDERA, bit A22E in BRCR, and bit PA5DDR select the pin function as follows. A22E 16-bit timer channel 1 settings PA5DDR NDER5 Pin function (1) in table below TIOCB1 output 0 PA5 input 1 (2) in table below 1 0 PA5 output TIOCB1 input* Note: * TIOCB1 input when IOB2 = 1 and PWM1 = 0. (2) 0 0 0 0 1 1 (1) (2) 1 16-bit timer channel 1 settings IOB2 IOB1 IOB0 1 1 TP5 output 0 A22 output
PA4/TP4/ TIOCA1/A23
Bit PWM1 in TMDR, bits IOA2 to IOA0 in TIOR1, bit NDER4 in NDERA, bit A23E in BRCR, and bit PA4DDR select the pin function as follows. A23E 16-bit timer channel 1 settings PA4DDR NDER4 Pin function (1) in table below TIOCA1 output 0 PA4 input 1 (2) in table below 1 0 PA4 output TIOCA1 input* Note: * TIOCA1 input when IOA2 = 1. (2) (1) 0 0 0 0 0 1 1 1 (2) (1) 1 16-bit timer channel 1 settings PWM1 IOA2 IOA1 IOA0 1 1 TP4 output 0 A23 output
Rev.4.00 Aug. 20, 2007 Page 168 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.14 Port A Pin Functions (Modes 1 to 4)
Pin PA3/TP3/ TIOCB0/ TCLKD Pin Functions and Selection Method Bit PWM0 in TMDR, bits IOB2 to IOB0 in TIOR0, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR2 of the 8-bit timer, bit NDER3 in NDERA, and bit PA3DDR select the pin function as follows. 16-bit timer channel 0 settings PA3DDR NDER3 Pin function (1) in table below TIOCB0 output 0 PA3 input
2
(2) in table below 1 0 PA3 output TIOCB0 input* TCLKD input*
1
1 1 TP3 output
Notes: 1. TIOCB0 input when IOB2 = 1 and PWM0 = 0. 2. TCLKD input when TPSC2 = TPSC1 = TPSC0 = 1 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR2 are as shown in (3) in the table below. 16-bit timer channel 0 settings IOB2 IOB1 IOB0 0 0 (2) 0 0 1 1 (1) (2) 1
8-bit timer channel 2 settings CKS2 CKS1 CKS0 0
(4) 1 0 0 1
(3)
1
Rev.4.00 Aug. 20, 2007 Page 169 of 638 REJ09B0395-0400
7. I/O Ports Pin PA2/TP2/ TIOCA0/ TCLKC Pin Functions and Selection Method Bit PWM0 in TMDR, bits IOA2 to IOA0 in TIOR0, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR0 of the 8-bit timer, bit NDER2 in NDERA, and bit PA2DDR select the pin function as follows. 16-bit timer channel 0 settings PA2DDR NDER2 Pin function (1) in table below TIOCA0 output 0 PA2 input
2
(2) in table below 1 0 PA2 output TIOCA0 input* TCLKC input*
1
1 1 TP2 output
Notes: 1. TIOCA0 input when IOA2 = 1. 2. TCLKC input when TPSC2 = TPSC1 = 1 and TPSC0 = 0 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR0 are as shown in (3) in the table below. 16-bit timer channel 0 settings PWM0 IOA2 IOA1 IOA0 0 0 0 0 1 1 (2) (1) 0 1 (2) (1) 1
8-bit timer channel 0 settings CKS2 CKS1 CKS0 0
(4) 1 0 0 1
(3)
1
Rev.4.00 Aug. 20, 2007 Page 170 of 638 REJ09B0395-0400
7. I/O Ports Pin PA1/TP1/ TCLKB Pin Functions and Selection Method Bit MDF in TMDR, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR3 of the 8-bit timer, bit NDER1 in NDERA, and bit PA1DDR select the pin function as follows. PA1DDR NDER1 Pin function Note: * 0 PA1 input 1 0 PA1 output TCLKB input* TCLKB input when MDF = 1 in TMDR, or TPSC2 = 1, TPSC1 = 0, and TPSC0 = 1 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR3 are as shown in (1) in the table below. (2) 0 0 0 1 1 1 (1) 1 1 TP1 output
8-bit timer channel 3 settings CKS2 CKS1 CKS0
PA0/TP0/ TCLKA
Bit MDF in TMDR, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR1 of the 8-bit timer, bit NDER0 in NDERA, and bit PA0DDR select the pin function as follows. PA0DDR NDER0 Pin function Note: * 0 PA0 input 0 PA0 output TCLKA input* TCLKA input when MDF = 1 in TMDR, or TPSC2 = 1 and TPSC1 = 0, and TPSC0 = 0 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR1 are as shown in (1) in the table below. (2) 0 0 0 1 1 1 (1) 1 1 TP0 output
8-bit timer channel 1 settings CKS2 CKS1 CKS0
Rev.4.00 Aug. 20, 2007 Page 171 of 638 REJ09B0395-0400
7. I/O Ports
7.8
7.8.1
Port B
Overview
Port B is an 8-bit input/output port that is also used for output (TP15 to TP8) from the programmable timing pattern controller (TPC), input/output (TMIO3, TMO2, TMIO1, TMO0) by the 8-bit timer, and CS7 to CS4 output. See table 7.16 for the selection of pin functions. A reset or hardware standby transition leaves port B as an input/output port. For output of CS7 to CS4 in modes 1 to 4, see section 6.3.4, Chip Select Signals. Pins not assigned to any of these functions are available for generic input/output. Figure 7.7 shows the pin configuration of port B. Pins in port B can drive one TTL load and a 30-pF capacitive load. They can also drive darlington transistor pair.
Port B pins PB7/TP15 PB6/TP14 PB5/TP13 PB4/TP12 Port B PB3/TP11 /TMIO3/CS4 PB2/TP10 /TMO2/CS5 PB1/TP9 /TMIO1/CS6 PB0/TP8 /TMO0/CS7 Pin functions in modes 1 to 4 PB7 (input/output)/TP15 (output) PB6 (input/output)/TP14 (output) PB5 (input/output)/TP13 (output) PB4 (input/output)/TP12 (output) PB3 (input/output)/TP11 (output) /TMIO3 (input/output) /CS4 (output) PB2 (input/output)/TP10 (output) /TMO2 (output) /CS5 (output) PB1 (input/output)/TP9 (output) /TMIO1 (input/output) /CS6 (output) PB0 (input/output)/TP8 (output) /TMO0 (output) /CS7 (output)
Figure 7.7 Port B Pin Configuration
Rev.4.00 Aug. 20, 2007 Page 172 of 638 REJ09B0395-0400
7. I/O Ports
7.8.2
Register Descriptions
Table 7.15 summarizes the registers of port B. Table 7.15 Port B Registers
Address* H'EE00A H'FFFDA Note: * Name Port B data direction register Port B data register Abbreviation PBDDR PBDR R/W W R/W Initial Value H'00 H'00
Lower 20 bits of the address in advanced mode.
Port B Data Direction Register (PBDDR): PBDDR is an 8-bit write-only register that can select input or output for each pin in port B. When pins are used for TPC output, the corresponding PBDDR bits must also be set.
Bit Initial value Read/Write 7 0 W 6 0 W 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
PB7 DDR PB6 DDR PB5 DDR PB4 DDR PB3 DDR PB2 DDR PB1 DDR PB0 DDR
Port B data direction 7 to 0 These bits select input or output for port B pins
For the method of selecting the pin functions, see table 7.16. When port B functions as an input/output port, a pin in port B becomes an output port if the corresponding PBDDR bit is set to 1, and an input port if this bit is cleared to 0. PBDDR is a write-only register. Its value cannot be read. All bits return 1 when read. PBDDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port B is functioning as an input/output port and a PBDDR bit is set to 1, the corresponding pin maintains its output state.
Rev.4.00 Aug. 20, 2007 Page 173 of 638 REJ09B0395-0400
7. I/O Ports
Port B Data Register (PBDR): PBDR is an 8-bit readable/writable register that stores output data for pins port B. When port B functions as an output port, the value of this register is output. When a bit in PBDDR is set to 1, if port B is read the value of the corresponding PBDR bit is returned. When a bit in PBDDR is cleared to 0, if port B is read the corresponding pin logic level is read.
Bit Initial value Read/Write 7 PB 7 0 R/W 6 PB 6 0 R/W 5 PB 5 0 R/W 4 PB 4 0 R/W 3 PB 3 0 R/W 2 PB 2 0 R/W 1 PB 1 0 R/W 0 PB 0 0 R/W
Port B data 7 to 0 These bits store data for port B pins
PBDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting.
Rev.4.00 Aug. 20, 2007 Page 174 of 638 REJ09B0395-0400
7. I/O Ports
Table 7.16 Port B Pin Functions (Modes 1 to 4)
Pin PB7/TP15 Pin Functions and Selection Method Bit NDER15 in NDERB and bit PB7DDR select the pin function as follows. PB7DDR NDER15 Pin function 0 PB7 input 1 0 PB7 output 1 1 TP15 output
PB6/TP14
Bit NDER14 in NDERB and bit PB6DDR select the pin function as follows. PB6DDR NDER14 Pin function 0 PB6 input 1 0 PB6 output 1 1 TP14 output
PB5/TP13
Bit NDER13 in NDERB and bit PB5DDR select the pin function as follows. PB5DDR NDER13 Pin function 0 PB5 input 1 0 PB5 output 1 1 TP13 output
PB4/TP12
Bit NDER12 in NDERB and bit PB4DDR select the pin function as follows. PB4DDR NDER12 Pin function 0 PB4 input 1 0 PB4 output 1 1 TP12 output
PB3/TP11/ TMIO3/CS4
Bits OIS3/2 and OS1/0 in 8TCSR3, bits CCLR1/0 in 8TCR3, bit CS4E in CSCR, bit NDER11 in NDERB, and bit PB3DDR select the pin function as follows. OIS3/2 and OS1/0 CS4E PB3DDR NDER11 Pin function 0 PB3 input 0 1 0 PB3 output 1 1 TP11 output All 0 1 CS4 output Not all 0 TMIO3 output
TMIO3 input* Note: * TMIO3 input when bit ICE = 1 in 8TCSR3.
Rev.4.00 Aug. 20, 2007 Page 175 of 638 REJ09B0395-0400
7. I/O Ports Pin PB2/TP10/ TMO2/CS5 Pin Functions and Selection Method Bits OIS3/2 and OS1/0 in 8TCSR2, bit CS5E in CSCR, bit NDER10 in NDERB, and bit PB2DDR select the pin function as follows. OIS3/2 and OS1/0 CS5E PB2DDR NDER10 Pin function 0 PB2 input 0 1 0 PB2 output 1 1 TP10 output All 0 1 CS5 output Not all 0 TMIO2 output
PB1/TP9/ TMIO1/CS6
Bits OIS3/2 and OS1/0 in 8TCSR1, bits CCLR1/0 in 8TCR1, bit CS6E in CSCR, bit NDER9 in NDERB, and bit PB1DDR select the pin function as follows. OIS3/2 and OS1/0 CS6E PB1DDR NDER9 Pin function 0 PB1 input 0 1 0 PB1 output 1 1 TP9 output TMIO1 input* Note: * TMIO1 input when bit ICE = 1 in 8TCSR1. All 0 1 CS6 output Not all 0 TMIO1 output
PB0/TP8/ TMO0/CS7
Bits OIS3/2 and OS1/0 in 8TCSR0, bit CS7E in CSCR, bit NDER8 in NDERB, and bit PB0DDR select the pin function as follows. OIS3/2 and OS1/0 CS7E PB0DDR NDER8 Pin function 0 PB0 input 0 1 0 PB0 output 1 1 TP8 output All 0 1 CS7 output Not all 0 TMO0 output
Rev.4.00 Aug. 20, 2007 Page 176 of 638 REJ09B0395-0400
8. 16-Bit Timer
Section 8 16-Bit Timer
8.1 Overview
The H8/3008 has built-in 16-bit timer module with three 16-bit counter channels. 8.1.1 Features
16-bit timer features are listed below. * Capability to process up to 6 pulse outputs or 6 pulse inputs * Six general registers (GRs, two per channel) with independently-assignable output compare or input capture functions * Selection of eight counter clock sources for each channel: Internal clocks: , /2, /4, /8 External clocks: TCLKA, TCLKB, TCLKC, TCLKD * Five operating modes selectable in all channels: Waveform output by compare match Selection of 0 output, 1 output, or toggle output (only 0 or 1 output in channel 2) Input capture function Rising edge, falling edge, or both edges (selectable) Counter clearing function Counters can be cleared by compare match or input capture Synchronization Two or more timer counters (16TCNTs) can be preset simultaneously, or cleared simultaneously by compare match or input capture. Counter synchronization enables synchronous register input and output. PWM mode PWM output can be provided with an arbitrary duty cycle. With synchronization, up to three-phase PWM output is possible * Phase counting mode selectable in channel 2 Two-phase encoder output can be counted automatically. * High-speed access via internal 16-bit bus The 16TCNTs and GRs can be accessed at high speed via a 16-bit bus. * Any initial timer output value can be set * Nine interrupt sources
Rev.4.00 Aug. 20, 2007 Page 177 of 638 REJ09B0395-0400
8. 16-Bit Timer
Each channel has two compare match/input capture interrupts and an overflow interrupt. All interrupts can be requested independently. * Output triggering of programmable timing pattern controller (TPC) Compare match/input capture signals from channels 0 to 2 can be used as TPC output triggers. Table 8.1 summarizes the 16-bit timer functions. Table 8.1
Item Clock sources
16-bit timer Functions
Channel 0 Channel 1 Channel 2
Internal clocks: , /2, /4, /8 External clocks: TCLKA, TCLKB, TCLKC, TCLKD, selectable independently
General registers (output compare/input capture registers) Input/output pins Counter clearing function
GRA0, GRB0
GRA1, GRB1
GRA2, GRB2
TIOCA0, TIOCB0 GRA0/GRB0 compare match or input capture Available Available Available Available Available Available Available Not available Three sources * Compare match/input capture A0 Compare match/input capture B0 Overflow
TIOCA1, TIOCB1 GRA1/GRB1 compare match or input capture Available Available Available Available Available Available Available Not available Three sources * Compare match/input capture A1 Compare match/input capture B1 Overflow
TIOCA2, TIOCB2 GRA2/GRB2 compare match or input capture Available Available Available Not available Available Available Available Available Three sources * Compare match/input capture A2 Compare match/input capture B2 Overflow
Initial output value setting function Compare match output 0 1 Toggle Input capture function Synchronization PWM mode Phase counting mode Interrupt sources
*
*
*
*
*
*
Rev.4.00 Aug. 20, 2007 Page 178 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.1.2
Block Diagrams
16-bit timer Block Diagram (Overall): Figure 8.1 is a block diagram of the 16-bit timer.
TCLKA to TCLKD , /2, /4, /8
Clock selector Control logic
IMIA0 to IMIA2 IMIB0 to IMIB2 OVI0 to OVI2
TIOCA0 to TIOCA2 TIOCB0 to TIOCB2 TSTR
16-bit timer channel 2
16-bit timer channel 1
16-bit timer channel 0
TSNR
TOLR TISRA TISRB TISRC
Module data bus Legend: TSTR: Timer start register (8 bits) TSNR: Timer synchro register (8 bits) TMDR: Timer mode register (8 bits) TOLR: Timer output level setting register (8 bits) TISRA: Timer interrupt status register A (8 bits) TISRB: Timer interrupt status register B (8 bits) TISRC: Timer interrupt status register C (8 bits)
Figure 8.1 16-bit timer Block Diagram (Overall)
Rev.4.00 Aug. 20, 2007 Page 179 of 638 REJ09B0395-0400
Bus interface
TMDR
Internal data bus
8. 16-Bit Timer
Block Diagram of Channels 0 and 1: 16-bit timer channels 0 and 1 are functionally identical. Both have the structure shown in figure 8.2.
TCLKA to TCLKD , /2, /4, /8 Clock selector Control logic Comparator
TIOCA0 TIOCB0 IMIA0 IMIB0 OVI0
16TCNT
16TCR
Module data bus Legend: 16TCNT: GRA, GRB: 16TCR: TIOR:
Timer counter (16 bits) General registers A and B (input capture/output compare registers) (16 bits x 2) Timer control register (8 bits) Timer I/O control register (8 bits)
Figure 8.2 Block Diagram of Channels 0 and 1
Rev.4.00 Aug. 20, 2007 Page 180 of 638 REJ09B0395-0400
TIOR
GRA
GRB
8. 16-Bit Timer
Block Diagram of Channel 2: Figure 8.3 is a block diagram of channel 2
TCLKA to TCLKD , /2, /4, /8 Clock selector Control logic Comparator
TIOCA2 TIOCB2 IMIA2 IMIB2 OVI2
16TCNT2
16TCR2
Module data bus Legend: Timer counter 2 (16 bits) 16TCNT2: GRA2, GRB2: General registers A2 and B2 (input capture/output compare registers) (16 bits x 2) Timer control register 2 (8 bits) 16TCR2: Timer I/O control register 2 (8 bits) TIOR2:
Figure 8.3 Block Diagram of Channel 2
Rev.4.00 Aug. 20, 2007 Page 181 of 638 REJ09B0395-0400
TIOR2
GRA2
GRB2
8. 16-Bit Timer
8.1.3
Pin Configuration
Table 8.2 summarizes the 16-bit timer pins. Table 8.2 16-bit timer Pins
Abbreviation TCLKA TCLKB TCLKC TCLKD Input/ Output Input Input Input Input Input/ output Input/ output Input/ output Input/ output Input/ output Input/ output Function External clock A input pin (phase-A input pin in phase counting mode) External clock B input pin (phase-B input pin in phase counting mode) External clock C input pin External clock D input pin GRA0 output compare or input capture pin PWM output pin in PWM mode GRB0 output compare or input capture pin GRA1 output compare or input capture pin PWM output pin in PWM mode GRB1 output compare or input capture pin GRA2 output compare or input capture pin PWM output pin in PWM mode GRB2 output compare or input capture pin
Channel Name Common Clock input A Clock input B Clock input C Clock input D 0
Input capture/output TIOCA0 compare A0 Input capture/output TIOCB0 compare B0
1
Input capture/output TIOCA1 compare A1 Input capture/output TIOCB1 compare B1
2
Input capture/output TIOCA2 compare A2 Input capture/output TIOCB2 compare B2
Rev.4.00 Aug. 20, 2007 Page 182 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.1.4
Register Configuration
Table 8.3 summarizes the 16-bit timer registers. Table 8.3
Channel Common
16-bit timer Registers
Address* H'FFF60 H'FFF61 H'FFF62 H'FFF63 H'FFF64 H'FFF65 H'FFF66
1
Name Timer start register Timer synchro register Timer mode register Timer output level setting register Timer interrupt status register A Timer interrupt status register B Timer interrupt status register C Timer control register 0 Timer I/O control register 0 Timer counter 0H Timer counter 0L General register A0H General register A0L General register B0H General register B0L Timer control register 1 Timer I/O control register 1 Timer counter 1H Timer counter 1L General register A1H General register A1L General register B1H General register B1L
Abbreviation TSTR TSNC TMDR TOLR TISRA TISRB TISRC 16TCR0 TIOR0
R/W R/W R/W R/W W R/(W)* R/(W)* R/(W)* R/W R/W
2 2 2
Initial Value H'F8 H'F8 H'98 H'C0 H'88 H'88 H'88 H'80 H'88 H'00 H'00 H'FF H'FF H'FF H'FF H'80 H'88 H'00 H'00 H'FF H'FF H'FF H'FF
0
H'FFF68 H'FFF69 H'FFF6A H'FFF6B H'FFF6C H'FFF6D H'FFF6E H'FFF6F
16TCNT0H R/W 16TCNT0L R/W GRA0H GRA0L GRB0H GRB0L 16TCR1 TIOR1 R/W R/W R/W R/W R/W R/W
1
H'FFF70 H'FFF71 H'FFF72 H'FFF73 H'FFF74 H'FFF75 H'FFF76 H'FFF77
16TCNT1H R/W 16TCNT1L R/W GRA1H GRA1L GRB1H GRB1L R/W R/W R/W R/W
Rev.4.00 Aug. 20, 2007 Page 183 of 638 REJ09B0395-0400
8. 16-Bit Timer Abbreviation 16TCR2 TIOR2 Initial Value H'80 H'88 H'00 H'00 H'FF H'FF H'FF H'FF
Channel 2
Address* H'FFF78 H'FFF79 H'FFF7A H'FFF7B H'FFF7C H'FFF7D H'FFF7E H'FFF7F
1
Name Timer control register 2 Timer I/O control register 2 Timer counter 2H Timer counter 2L General register A2H General register A2L General register B2H General register B2L
R/W R/W R/W
16TCNT2H R/W 16TCNT2L R/W GRA2H GRA2L GRB2H GRB2L R/W R/W R/W R/W
Notes: 1. The lower 20 bits of the address in advanced mode are indicated. 2. Only 0 can be written in bits 3 to 0, to clear the flags.
8.2
8.2.1
Register Descriptions
Timer Start Register (TSTR)
TSTR is an 8-bit readable/writable register that starts and stops the timer counter (16TCNT) in channels 0 to 2.
Bit Initial value Read/Write 7 1 6 1 5 1 Reserved bits 4 1 3 1 2 STR2 0 R/W 1 STR1 0 R/W 0 STR0 0 R/W
Counter start 2 to 0 These bits start and stop 16TCNT2 to 16TCNT0
TSTR is initialized to H'F8 by a reset and in standby mode. Bits 7 to 3--Reserved: These bits cannot be modified and are always read as 1.
Rev.4.00 Aug. 20, 2007 Page 184 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 2--Counter Start 2 (STR2): Starts and stops timer counter 2 (16TCNT2).
Bit 2 STR2 0 1 Description 16TCNT2 is halted 16TCNT2 is counting (Initial value)
Bit 1--Counter Start 1 (STR1): Starts and stops timer counter 1 (16TCNT1).
Bit 1 STR1 0 1 Description 16TCNT1 is halted 16TCNT1 is counting (Initial value)
Bit 0--Counter Start 0 (STR0): Starts and stops timer counter 0 (16TCNT0).
Bit 0 STR0 0 1 Description 16TCNT0 is halted 16TCNT0 is counting (Initial value)
8.2.2
Timer Synchro Register (TSNC)
TSNC is an 8-bit readable/writable register that selects whether channels 0 to 2 operate independently or synchronously. Channels are synchronized by setting the corresponding bits to 1.
Bit Initial value Read/Write 7 1 6 1 5 1 Reserved bits 4 1 3 1 2 SYNC2 0 R/W 1 SYNC1 0 R/W 0 SYNC0 0 R/W
Timer sync 2 to 0 These bits synchronize channels 2 to 0
TSNC is initialized to H'F8 by a reset and in standby mode. Bits 7 to 3--Reserved: These bits cannot be modified and are always read as 1.
Rev.4.00 Aug. 20, 2007 Page 185 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 2--Timer Sync 2 (SYNC2): Selects whether channel 2 operates independently or synchronously.
Bit 2 SYNC2 0 1 Description Channel 2's timer counter (16TCNT2) operates independently 16TCNT2 is preset and cleared independently of other channels Channel 2 operates synchronously 16TCNT2 can be synchronously preset and cleared (Initial value)
Bit 1--Timer Sync 1 (SYNC1): Selects whether channel 1 operates independently or synchronously.
Bit 1 SYNC1 0 1 Description Channel 1's timer counter (16TCNT1) operates independently 16TCNT1 is preset and cleared independently of other channels Channel 1 operates synchronously 16TCNT1 can be synchronously preset and cleared (Initial value)
Bit 0--Timer Sync 0 (SYNC0): Selects whether channel 0 operates independently or synchronously.
Bit 0 SYNC0 0 1 Description Channel 0's timer counter (16TCNT0) operates independently 16TCNT0 is preset and cleared independently of other channels Channel 0 operates synchronously 16TCNT0 can be synchronously preset and cleared (Initial value)
Rev.4.00 Aug. 20, 2007 Page 186 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.3
Timer Mode Register (TMDR)
TMDR is an 8-bit readable/writable register that selects PWM mode for channels 0 to 2. It also selects phase counting mode and the overflow flag (OVF) setting conditions for channel 2.
Bit Initial value Read/Write 7 1 6 MDF 0 R/W 5 FDIR 0 R/W 4 1 3 1 2 PWM2 0 R/W 1 PWM1 0 R/W 0 PWM0 0 R/W
Reserved bit
PWM mode 2 to 0 These bits select PWM mode for channels 2 to 0
Flag direction Selects the setting condition for the overflow flag (OVF) in TISRC Phase counting mode flag Selects phase counting mode for channel 2 Reserved bit
TMDR is initialized to H'98 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1. Bit 6--Phase Counting Mode Flag (MDF): Selects whether channel 2 operates normally or in phase counting mode.
Bit 6 MDF 0 1 Description Channel 2 operates normally Channel 2 operates in phase counting mode (Initial value)
When MDF is set to 1 to select phase counting mode, 16TCNT2 operates as an up/down-counter and pins TCLKA and TCLKB become counter clock input pins. 16TCNT2 counts both rising and falling edges of TCLKA and TCLKB, and counts up or down as follows.
Rev.4.00 Aug. 20, 2007 Page 187 of 638 REJ09B0395-0400
8. 16-Bit Timer Counting Direction TCLKA pin TCLKB pin
Down-Counting Low High High Low
Up-Counting Low High High Low
In phase counting mode, external clock edge selection by bits CKEG1 and CKEG0 in 16TCR2 and counter clock selection by bits TPSC2 to TPSC0 are invalid, and the above phase counting mode operations take precedence. The counter clearing condition selected by the CCLR1 and CCLR0 bits in 16TCR2 and the compare match/input capture settings and interrupt functions of TIOR2, TISRA, TISRB, TISRC remain effective in phase counting mode. Bit 5--Flag Direction (FDIR): Designates the setting condition for the OVF flag in TISRC. The FDIR designation is valid in all modes in channel 2.
Bit 5 FDIR 0 1 Description OVF is set to 1 in TISRC when 16TCNT2 overflows or underflows OVF is set to 1 in TISRC when 16TCNT2 overflows (Initial value)
Bits 4 and 3--Reserved: These bits cannot be modified and are always read as 1. Bit 2--PWM Mode 2 (PWM2): Selects whether channel 2 operates normally or in PWM mode.
Bit 2 PWM2 0 1 Description Channel 2 operates normally Channel 2 operates in PWM mode (Initial value)
When bit PWM2 is set to 1 to select PWM mode, pin TIOCA2 becomes a PWM output pin. The output goes to 1 at compare match with GRA2, and to 0 at compare match with GRB2. Bit 1--PWM Mode 1 (PWM1): Selects whether channel 1 operates normally or in PWM mode.
Bit 1 PWM1 0 1 Description Channel 1 operates normally Channel 1 operates in PWM mode (Initial value)
Rev.4.00 Aug. 20, 2007 Page 188 of 638 REJ09B0395-0400
8. 16-Bit Timer
When bit PWM1 is set to 1 to select PWM mode, pin TIOCA1 becomes a PWM output pin. The output goes to 1 at compare match with GRA1, and to 0 at compare match with GRB1. Bit 0--PWM Mode 0 (PWM0): Selects whether channel 0 operates normally or in PWM mode.
Bit 0 PWM0 0 1 Description Channel 0 operates normally Channel 0 operates in PWM mode (Initial value)
When bit PWM0 is set to 1 to select PWM mode, pin TIOCA0 becomes a PWM output pin. The output goes to 1 at compare match with GRA0, and to 0 at compare match with GRB0. 8.2.4 Timer Interrupt Status Register A (TISRA)
TISRA is an 8-bit readable/writable register that indicates GRA compare match or input capture and enables or disables GRA compare match and input capture interrupt requests.
Bit 7 Initial value Read/Write 1 6 5 4 3 1 2 IMFA2 0 R/(W)* 1 IMFA1 0 R/(W)* 0 IMFA0 0 R/(W)*
IMIEA2 IMIEA1 IMIEA0 0 R/W 0 R/W 0 R/W
Input capture/compare match flags A2 to A0 Status flags indicating GRA compare match or input capture Reserved bit Input capture/compare match interrupt enable A2 to A0 These bits enable or disable interrupts by the IMFA flags Reserved bit Note: * Only 0 can be written, to clear the flag.
TISRA is initialized to H'88 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1.
Rev.4.00 Aug. 20, 2007 Page 189 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 6--Input Capture/Compare Match Interrupt Enable A2 (IMIEA2): Enables or disables the interrupt requested by the IMFA2 when IMFA2 flag is set to 1.
Bit 6 IMIEA2 0 1 Description IMIA2 interrupt requested by IMFA2 flag is disabled IMIA2 interrupt requested by IMFA2 flag is enabled (Initial value)
Bit 5--Input Capture/Compare Match Interrupt Enable A1 (IMIEA1): Enables or disables the interrupt requested by the IMFA1 flag when IMFA1 is set to 1.
Bit 5 IMIEA1 0 1 Description IMIA1 interrupt requested by IMFA1 flag is disabled IMIA1 interrupt requested by IMFA1 flag is enabled (Initial value)
Bit 4--Input Capture/Compare Match Interrupt Enable A0 (IMIEA0): Enables or disables the interrupt requested by the IMFA0 flag when IMFA0 is set to 1.
Bit 4 IMIEA0 0 1 Description IMIA0 interrupt requested by IMFA0 flag is disabled IMIA0 interrupt requested by IMFA0 flag is enabled (Initial value)
Bit 3--Reserved: This bit cannot be modified and is always read as 1. Bit 2--Input Capture/Compare Match Flag A2 (IMFA2): This status flag indicates GRA2 compare match or input capture events.
Bit 2 IMFA2 0 1 Description [Clearing condition] Read IMFA2 flag when IMFA2 = 1, then write 0 in IMFA2 flag [Setting conditions] * * 16TCNT2 = GRA2 when GRA2 functions as an output compare register 16TCNT2 value is transferred to GRA2 by an input capture signal when GRA2 functions as an input capture register (Initial value)
Rev.4.00 Aug. 20, 2007 Page 190 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 1--Input Capture/Compare Match Flag A1 (IMFA1): This status flag indicates GRA1 compare match or input capture events.
Bit 1 IMFA1 0 1 Description [Clearing condition] Read IMFA1 flag when IMFA1 = 1, then write 0 in IMFA1 flag [Setting conditions] * * 16TCNT1 = GRA1 when GRA1 functions as an output compare register 16TCNT1 value is transferred to GRA1 by an input capture signal when GRA1 functions as an input capture register (Initial value)
Bit 0--Input Capture/Compare Match Flag A0 (IMFA0): This status flag indicates GRA0 compare match or input capture events.
Bit 0 IMFA0 0 1 Description [Clearing condition] Read IMFA0 flag when IMFA0 = 1, then write 0 in IMFA0 flag [Setting conditions] * * 16TCNT0 = GRA0 when GRA0 functions as an output compare register 16TCNT0 value is transferred to GRA0 by an input capture signal when GRA0 functions as an input capture register (Initial value)
Rev.4.00 Aug. 20, 2007 Page 191 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.5
Timer Interrupt Status Register B (TISRB)
TISRB is an 8-bit readable/writable register that indicates GRB compare match or input capture and enables or disables GRB compare match and input capture interrupt requests.
Bit 7 Initial value Read/Write 1 6 5 4 3 1 2 IMFB2 0 R/(W)* 1 IMFB1 0 R/(W)* 0 IMFB0 0 R/(W)*
IMIEB2 IMIEB1 IMIEB0 0 R/W 0 R/W 0 R/W
Input capture/compare match flags B2 to B0 Status flags indicating GRB compare match or input capture Reserved bit Input capture/compare match interrupt enable B2 to B0 These bits enable or disable interrupts by the IMFB flags Reserved bit Note: * Only 0 can be written, to clear the flag.
TISRB is initialized to H'88 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1. Bit 6--Input Capture/Compare Match Interrupt Enable B2 (IMIEB2): Enables or disables the interrupt requested by the IMFB2 when IMFB2 flag is set to 1.
Bit 6 IMIEB2 0 1 Description IMIB2 interrupt requested by IMFB2 flag is disabled IMIB2 interrupt requested by IMFB2 flag is enabled (Initial value)
Rev.4.00 Aug. 20, 2007 Page 192 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 5--Input Capture/Compare Match Interrupt Enable B1 (IMIEB1): Enables or disables the interrupt requested by the IMFB1 when IMFB1 flag is set to 1.
Bit 5 IMIEB1 0 1 Description IMIB1 interrupt requested by IMFB1 flag is disabled IMIB1 interrupt requested by IMFB1 flag is enabled (Initial value)
Bit 4--Input Capture/Compare Match Interrupt Enable B0 (IMIEB0): Enables or disables the interrupt requested by the IMFB0 when IMFB0 flag is set to 1.
Bit 4 IMIEB0 0 1 Description IMIB0 interrupt requested by IMFB0 flag is disabled IMIB0 interrupt requested by IMFB0 flag is enabled (Initial value)
Bit 3--Reserved: This bit cannot be modified and is always read as 1. Bit 2--Input Capture/Compare Match Flag B2 (IMFB2): This status flag indicates GRB2 compare match or input capture events.
Bit 2 IMFB2 0 1 Description [Clearing condition] Read IMFB2 flag when IMFB2 = 1, then write 0 in IMFB2 flag [Setting conditions] * * 16TCNT2 = GRB2 when GRB2 functions as an output compare register 16TCNT2 value is transferred to GRB2 by an input capture signal when GRB2 functions as an input capture register (Initial value)
Rev.4.00 Aug. 20, 2007 Page 193 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 1--Input Capture/Compare Match Flag B1 (IMFB1): This status flag indicates GRB1 compare match or input capture events.
Bit 1 IMFB1 0 1 Description [Clearing condition] Read IMFB1 flag when IMFB1 = 1, then write 0 in IMFB1 flag [Setting conditions] * * 16TCNT1 = GRB1 when GRB1 functions as an output compare register 16TCNT1 value is transferred to GRB1 by an input capture signal when GRB1 functions as an input capture register (Initial value)
Bit 0--Input Capture/Compare Match Flag B0 (IMFB0): This status flag indicates GRB0 compare match or input capture events.
Bit 0 IMFB0 0 1 Description [Clearing condition] Read IMFB0 flag when IMFB0 = 1, then write 0 in IMFB0 flag [Setting conditions] * * 16TCNT0 = GRB0 when GRB0 functions as an output compare register 16TCNT0 value is transferred to GRB0 by an input capture signal when GRB0 functions as an input capture register (Initial value)
Rev.4.00 Aug. 20, 2007 Page 194 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.6
Timer Interrupt Status Register C (TISRC)
TISRC is an 8-bit readable/writable register that indicates 16TCNT overflow or underflow and enables or disables overflow interrupt requests.
Bit 7 Initial value Read/Write 1 6 OVIE2 0 R/W 5 OVIE1 0 R/W 4 OVIE0 0 R/W 3 1 2 OVF2 0 R/(W)* 1 OVF1 0 R/(W)* 0 OVF0 0 R/(W)*
Overflow flags 2 to 0 Status flags indicating interrupts by OVF flags Reserved bit Overflow interrupt enable 2 to 0 These bits enable or disable interrupts by the OVF flags Reserved bit
Note: * Only 0 can be written, to clear the flag.
TISRC is initialized to H'88 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1. Bit 6--Overflow Interrupt Enable 2 (OVIE2): Enables or disables the interrupt requested by the OVF2 when OVF2 flag is set to 1.
Bit 6 OVIE2 0 1 Description OVI2 interrupt requested by OVF2 flag is disabled OVI2 interrupt requested by OVF2 flag is enabled (Initial value)
Rev.4.00 Aug. 20, 2007 Page 195 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 5--Overflow Interrupt Enable 1 (OVIE1): Enables or disables the interrupt requested by the OVF1 when OVF1 flag is set to 1.
Bit 5 OVIE1 0 1 Description OVI1 interrupt requested by OVF1 flag is disabled OVI1 interrupt requested by OVF1 flag is enabled (Initial value)
Bit 4--Overflow Interrupt Enable 0 (OVIE0): Enables or disables the interrupt requested by the OVF0 when OVF0 flag is set to 1.
Bit 4 OVIE0 0 1 Description OVI0 interrupt requested by OVF0 flag is disabled OVI0 interrupt requested by OVF0 flag is enabled (Initial value)
Bit 3--Reserved: This bit cannot be modified and is always read as 1. Bit 2--Overflow Flag 2 (OVF2): This status flag indicates 16TCNT2 overflow.
Bit 2 OVF2 0 1 Description [Clearing condition] Read OVF2 flag when OVF2 = 1, then write 0 in OVF2 flag [Setting condition] 16TCNT2 overflowed from H'FFFF to H'0000, or underflowed from H'0000 to H'FFFF Note: 16TCNT underflow occurs when 16TCNT operates as an up/down-counter. Underflow occurs only when channel 2 operates in phase counting mode (MDF = 1 in TMDR). (Initial value)
Bit 1--Overflow Flag 1 (OVF1): This status flag indicates 16TCNT1 overflow.
Bit 1 OVF1 0 1 Description [Clearing condition] Read OVF1 flag when OVF1 = 1, then write 0 in OVF1 flag [Setting condition] 16TCNT1 overflowed from H'FFFF to H'0000 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 196 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 0--Overflow Flag 0 (OVF0): This status flag indicates 16TCNT0 overflow.
Bit 0 OVF0 0 1 Description [Clearing condition] Read OVF0 flag when OVF0 = 1, then write 0 in OVF0 flag [Setting condition] 16TCNT0 overflowed from H'FFFF to H'0000 (Initial value)
8.2.7
Timer Counters (16TCNT)
16TCNT is a 16-bit counter. The 16-bit timer has three 16TCNTs, one for each channel.
Channel 0 1 2 Abbreviation 16TCNT0 16TCNT1 16TCNT2 Phase counting mode: up/down-counter Other modes: up-counter Function Up-counter
Bit Initial value Read/Write
15 0
14 0
13 0
12 0
11 0
10 0
9 0
8 0
7 0
6 0
5 0
4 0
3 0
2 0
1 0
0 0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Each 16TCNT is a 16-bit readable/writable register that counts pulse inputs from a clock source. The clock source is selected by bits TPSC2 to TPSC0 in 16TCR. 16TCNT0 and 16TCNT1 are up-counters. 16TCNT2 is an up/down-counter in phase counting mode and an up-counter in other modes. 16TCNT can be cleared to H'0000 by compare match with GRA or GRB or by input capture to GRA or GRB (counter clearing function). When 16TCNT overflows (changes from H'FFFF to H'0000), the OVF flag is set to 1 in TISRC of the corresponding channel. When 16TCNT underflows (changes from H'0000 to H'FFFF), the OVF flag is set to 1 in TISRC of the corresponding channel.
Rev.4.00 Aug. 20, 2007 Page 197 of 638 REJ09B0395-0400
8. 16-Bit Timer
The 16TCNTs are linked to the CPU by an internal 16-bit bus and can be written or read by either word access or byte access. Each 16TCNT is initialized to H'0000 by a reset and in standby mode. 8.2.8 General Registers (GRA, GRB)
The general registers are 16-bit registers. The 16-bit timer has 6 general registers, two in each channel.
Channel 0 1 2 Abbreviation GRA0, GRB0 GRA1, GRB1 GRA2, GRB2 Function Output compare/input capture register
Bit Initial value Read/Write
15 1
14 1
13 1
12 1
11 1
10 1
9 1
8 1
7 1
6 1
5 1
4 1
3 1
2 1
1 1
0 1
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
A general register is a 16-bit readable/writable register that can function as either an output compare register or an input capture register. The function is selected by settings in TIOR. When a general register is used as an output compare register, its value is constantly compared with the 16TCNT value. When the two values match (compare match), the IMFA or IMFB flag is set to 1 in TISRA/TISRB. Compare match output can be selected in TIOR. When a general register is used as an input capture register, an external input capture signal are detected and the current 16TCNT value is stored in the general register. The corresponding IMFA or IMFB flag in TISRA/TISRB is set to 1 at the same time. The edges of the input capture signal are selected in TIOR. TIOR settings are ignored in PWM mode. General registers are linked to the CPU by an internal 16-bit bus and can be written or read by either word access or byte access. General registers are set as output compare registers (with no pin output) and initialized to H'FFFF by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 198 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.9
Timer Control Registers (16TCR)
16TCR is an 8-bit register. The 16-bit timer has three 16TCRs, one in each channel.
Channel 0 1 2 Abbreviation 16TCR0 16TCR1 16TCR2 Function 16TCR controls the timer counter. The 16TCRs in all channels are functionally identical. When phase counting mode is selected in channel 2, the settings of bits CKEG1 and CKEG0 and TPSC2 to TPSC0 in 16TCR2 are ignored
Bit Initial value Read/Write
7 1
6 CCLR1 0 R/W
5 CCLR0 0 R/W
4 0 R/W
3 0 R/W
2 TPSC2 0 R/W
1 TPSC1 0 R/W
0 TPSC0 0 R/W
CKEG1 CKEG0
Timer prescaler 2 to 0 These bits select the timer counter clock Clock edge 1/0 These bits select external clock edges Counter clear 1/0 These bits select the counter clear source Reserved bit
Each 16TCR is an 8-bit readable/writable register that selects the timer counter clock source, selects the edge or edges of external clock sources, and selects how the counter is cleared. 16TCR is initialized to H'80 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1.
Rev.4.00 Aug. 20, 2007 Page 199 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bits 6 and 5--Counter Clear 1 and 0 (CCLR1, CCLR0): These bits select how 16TCNT is cleared.
Bit 6 CCLR1 0 Bit 5 CCLR0 0 1 1 0 1 Description 16TCNT is not cleared 16TCNT is cleared by GRA compare match or input capture* 16TCNT is cleared by GRB compare match or input capture*
1 1
(Initial value)
Synchronous clear: 16TCNT is cleared in synchronization with other 2 synchronized timers*
Notes: 1. 16TCNT is cleared by compare match when the general register functions as an output compare register, and by input capture when the general register functions as an input capture register. 2. Selected in TSNC.
Bits 4 and 3--Clock Edge 1 and 0 (CKEG1, CKEG0): These bits select external clock input edges when an external clock source is used.
Bit 4 CKEG1 0 Bit 3 CKEG0 0 1 1 Description Count rising edges Count falling edges Count both edges (Initial value)
When channel 2 is set to phase counting mode, bits CKEG1 and CKEG0 in 16TCR2 are ignored. Phase counting takes precedence.
Rev.4.00 Aug. 20, 2007 Page 200 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bits 2 to 0--Timer Prescaler 2 to 0 (TPSC2 to TPSC0): These bits select the counter clock source.
Bit 2 TPSC2 0 Bit 1 TPSC1 0 Bit 0 TPSC0 0 1 1 0 1 1 0 0 1 1 0 1 Function Internal clock: Internal clock: /2 Internal clock: /4 Internal clock: /8 External clock A: TCLKA input External clock B: TCLKB input External clock C: TCLKC input External clock D: TCLKD input (Initial value)
When bit TPSC2 is cleared to 0 an internal clock source is selected, and the timer counts only falling edges. When bit TPSC2 is set to 1 an external clock source is selected, and the timer counts the edges selected by bits CKEG1 and CKEG0. When channel 2 is set to phase counting mode (MDF = 1 in TMDR), the settings of bits TPSC2 to TPSC0 in 16TCR2 are ignored. Phase counting takes precedence.
Rev.4.00 Aug. 20, 2007 Page 201 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.10
Timer I/O Control Register (TIOR)
TIOR is an 8-bit register. The 16-bit timer has three TIORs, one in each channel.
Channel Abbreviation Function 0 1 2 TIOR0 TIOR1 TIOR2 TIOR controls the general registers. Some functions differ in PWM mode.
Bit Initial value Read/Write
7 1
6 IOB2 0 R/W
5 IOB1 0 R/W
4 IOB0 0 R/W
3 1
2 IOA2 0 R/W
1 IOA1 0 R/W
0 IOA0 0 R/W
I/O control A2 to A0 These bits select GRA functions Reserved bit I/O control B2 to B0 These bits select GRB functions Reserved bit
Each TIOR is an 8-bit readable/writable register that selects the output compare or input capture function for GRA and GRB, and specifies the functions of the TIORA and TIORB pins. If the output compare function is selected, TIOR also selects the type of output. If input capture is selected, TIOR also selects the edges of the input capture signal. TIOR is initialized to H'88 by a reset and in standby mode. Bit 7--Reserved: This bit cannot be modified and is always read as 1.
Rev.4.00 Aug. 20, 2007 Page 202 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bits 6 to 4--I/O Control B2 to B0 (IOB2 to IOB0): These bits select the GRB function.
Bit 6 IOB2 0 Bit 5 IOB1 0 Bit 4 IOB0 0 1 1 0 1 1 0 0 1 1 0 1 Notes: 1. After a reset, the output conforms to the TOLR setting until the first compare match. 2. Channel 2 output cannot be toggled by compare match. When this setting is made, 1 output is selected automatically. GRB is an input capture register Function GRB is an output compare register No output at compare match (Initial value)
1 1
0 output at GRB compare match* 1 output at GRB compare match*
Output toggles at GRB compare match 1, 2 (1 output in channel 2)* * GRB captures rising edge of input GRB captures falling edge of input GRB captures both edges of input
Bit 3--Reserved: This bit cannot be modified and is always read as 1. Bits 2 to 0--I/O Control A2 to A0 (IOA2 to IOA0): These bits select the GRA function.
Bit 2 IOA2 0 Bit 1 IOA1 0 Bit 0 IOA0 0 1 1 0 1 1 0 0 1 1 0 1 Notes: 1. After a reset, the output conforms to the TOLR setting until the first compare match. 2. Channel 2 output cannot be toggled by compare match. When this setting is made, 1 output is selected automatically. GRA is an input capture register Function GRA is an output compare register No output at compare match (Initial value)
1 1
0 output at GRA compare match* 1 output at GRA compare match*
Output toggles at GRA compare match 1, 2 (1 output in channel 2)* * GRA captures rising edge of input GRA captures falling edge of input GRA captures both edges of input
Rev.4.00 Aug. 20, 2007 Page 203 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.2.11
Timer Output Level Setting Register C (TOLR)
TOLR is an 8-bit write-only register that selects the timer output level for channels 0 to 2.
Bit 7 Initial value Read/Write 1 6 1 5 TOB2 0 W 4 TOA2 0 W 3 TOB1 0 W 2 TOA1 0 W 1 TOB0 0 W 0 TOA0 0 W
Output level setting A2 to A0, B2 to B0 These bits set the levels of the timer outputs (TIOCA2 to TIOCA0, and TIOCB2 to TIOCB0) Reserved bits
A TOLR setting can only be made when the corresponding bit in TSTR is 0. TOLR is a write-only register, and cannot be read. If it is read, all bits will return a value of 1. TOLR is initialized to H'C0 by a reset and in standby mode. Bits 7 and 6--Reserved: These bits cannot be modified. Bit 5--Output Level Setting B2 (TOB2): Sets the value of timer output TIOCB2.
Bit 5 TOB2 0 1 Description TIOCB2 is 0 TIOCB2 is 1 (Initial value)
Bit 4--Output Level Setting A2 (TOA2): Sets the value of timer output TIOCA2.
Bit 4 TOA2 0 1 Description TIOCA2 is 0 TIOCA2 is 1 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 204 of 638 REJ09B0395-0400
8. 16-Bit Timer
Bit 3--Output Level Setting B1 (TOB1): Sets the value of timer output TIOCB1.
Bit 3 TOB1 0 1 Description TIOCB1 is 0 TIOCB1 is 1 (Initial value)
Bit 2--Output Level Setting A1 (TOA1): Sets the value of timer output TIOCA1.
Bit 2 TOA1 0 1 Description TIOCA1 is 0 TIOCA1 is 1 (Initial value)
Bit 1--Output Level Setting B0 (TOB0): Sets the value of timer output TIOCB0.
Bit 0 TOB0 0 1 Description TIOCB0 is 0 TIOCB0 is 1 (Initial value)
Bit 0--Output Level Setting A0 (TOA0): Sets the value of timer output TIOCA0.
Bit 0 TOA0 0 1 Description TIOCA0 is 0 TIOCA0 is 1 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 205 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.3
8.3.1
CPU Interface
16-Bit Accessible Registers
The timer counters (16TCNTs), general registers A and B (GRAs and GRBs) are 16-bit registers, and are linked to the CPU by an internal 16-bit data bus. These registers can be written or read a word at a time, or a byte at a time. Figures 8.4 and 8.5 show examples of word read/write access to a timer counter (16TCNT). Figures 8.6 to 8.9 show examples of byte read/write access to 16TCNTH and 16TCNTL.
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.4 16TCNT Access Operation [CPU 16TCNT (Word)]
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.5 Access to Timer Counter (CPU Reads 16TCNT, Word)
Rev.4.00 Aug. 20, 2007 Page 206 of 638 REJ09B0395-0400
8. 16-Bit Timer
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.6 Access to Timer Counter H (CPU Writes to 16TCNTH, Upper Byte)
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.7 Access to Timer Counter L (CPU Writes to 16TCNTL, Lower Byte)
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.8 Access to Timer Counter H (CPU Reads 16TCNTH, Upper Byte)
Rev.4.00 Aug. 20, 2007 Page 207 of 638 REJ09B0395-0400
8. 16-Bit Timer
On-chip data bus H CPU L Bus interface H L Module data bus
16TCNTH
16TCNTL
Figure 8.9 Access to Timer Counter L (CPU Reads 16TCNTL, Lower Byte) 8.3.2 8-Bit Accessible Registers
The registers other than the timer counters and general registers are 8-bit registers. These registers are linked to the CPU by an internal 8-bit data bus. Figures 8.10 and 8.11 show examples of byte read and write access to a 16TCR. If a word-size data transfer instruction is executed, two byte transfers are performed.
On-chip data bus H CPU L Bus interface H L Module data bus
16TCR
Figure 8.10 16TCR Access (CPU Writes to 16TCR)
Rev.4.00 Aug. 20, 2007 Page 208 of 638 REJ09B0395-0400
8. 16-Bit Timer
On-chip data bus H CPU L Bus interface H L Module data bus
16TCR
Figure 8.11 16TCR Access (CPU Reads 16TCR)
8.4
8.4.1
Operation
Overview
A summary of operations in the various modes is given below. Normal Operation: Each channel has a timer counter and general registers. The timer counter counts up, and can operate as a free-running counter, periodic counter, or external event counter. GRA and GRB can be used for input capture or output compare. Synchronous Operation: The timer counters in designated channels are preset synchronously. Data written to the timer counter in any one of these channels is simultaneously written to the timer counters in the other channels as well. The timer counters can also be cleared synchronously if so designated by the CCLR1 and CCLR0 bits in the TCRs. PWM Mode: A PWM waveform is output from the TIOCA pin. The output goes to 1 at compare match A and to 0 at compare match B. The duty cycle can be varied from 0% to 100% depending on the settings of GRA and GRB. When a channel is set to PWM mode, its GRA and GRB automatically become output compare registers. Phase Counting Mode: The phase relationship between two clock signals input at TCLKA and TCLKB is detected and 16TCNT2 counts up or down accordingly. When phase counting mode is selected TCLKA and TCLKB become clock input pins and 16TCNT2 operates as an up/downcounter. 8.4.2 Basic Functions
Counter Operation: When one of bits STR0 to STR2 is set to 1 in the timer start register (TSTR), the timer counter (16TCNT) in the corresponding channel starts counting. The counting can be free-running or periodic.
Rev.4.00 Aug. 20, 2007 Page 209 of 638 REJ09B0395-0400
8. 16-Bit Timer
* Sample setup procedure for counter Figure 8.12 shows a sample procedure for setting up a counter.
Counter setup
Select counter clock
1
Count operation Yes Periodic counting
No
Free-running counting
Select counter clear source
2
Select output compare register function
3
Set period
4
Start counter Periodic counter
5
Start counter Free-running counter
5
Figure 8.12 Counter Setup Procedure (Example) 1. Set bits TPSC2 to TPSC0 in 16TCR to select the counter clock source. If an external clock source is selected, set bits CKEG1 and CKEG0 in 16TCR to select the desired edge(s) of the external clock signal. 2. For periodic counting, set CCLR1 and CCLR0 in 16TCR to have 16TCNT cleared at GRA compare match or GRB compare match. 3. Set TIOR to select the output compare function of GRA or GRB, whichever was selected in step 2. 4. Write the count period in GRA or GRB, whichever was selected in step 2.
Rev.4.00 Aug. 20, 2007 Page 210 of 638 REJ09B0395-0400
8. 16-Bit Timer
5. Set the STR bit to 1 in TSTR to start the timer counter. * Free-running and periodic counter operation A reset leaves the counters (16TCNTs) in 16-bit timer channels 0 to 2 all set as free-running counters. A free-running counter starts counting up when the corresponding bit in TSTR is set to 1. When the count overflows from H'FFFF to H'0000, the OVF flag is set to 1 in TISRC. After the overflow, the counter continues counting up from H'0000. Figure 8.13 illustrates free-running counting.
16TCNT value H'FFFF
H'0000 STR0 to STR2 bit OVF
Time
Figure 8.13 Free-Running Counter Operation When a channel is set to have its counter cleared by compare match, in that channel 16TCNT operates as a periodic counter. Select the output compare function of GRA or GRB, set bit CCLR1 or CCLR0 in 16TCR to have the counter cleared by compare match, and set the count period in GRA or GRB. After these settings, the counter starts counting up as a periodic counter when the corresponding bit is set to 1 in TSTR. When the count matches GRA or GRB, the IMFA or IMFB flag is set to 1 in TISRA/TISRB and the counter is cleared to H'0000. If the corresponding IMIEA or IMIEB bit is set to 1 in TISRA/TISRB, a CPU interrupt is requested at this time. After the compare match, 16TCNT continues counting up from H'0000. Figure 8.14 illustrates periodic counting.
Rev.4.00 Aug. 20, 2007 Page 211 of 638 REJ09B0395-0400
8. 16-Bit Timer
16TCNT value GR
Counter cleared by general register compare match
H'0000 STR bit IMF
Time
Figure 8.14 Periodic Counter Operation * 16TCNT count timing Internal clock source Bits TPSC2 to TPSC0 in 16TCR select the system clock () or one of three internal clock sources obtained by prescaling the system clock (/2, /4, /8). Figure 8.15 shows the timing.
Internal clock 16TCNT input clock 16TCNT N-1 N N+1
Figure 8.15 Count Timing for Internal Clock Sources External clock source The external clock pin (TCLKA to TCLKD) can be selected by bits TPSC2 to TPSC0 in 16TCR, and the detected edge by bits CKEG1 and CKEG0. The rising edge, falling edge, or both edges can be selected. The pulse width of the external clock signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected. Shorter pulses will not be counted correctly. Figure 8.16 shows the timing when both edges are detected.
Rev.4.00 Aug. 20, 2007 Page 212 of 638 REJ09B0395-0400
8. 16-Bit Timer
External clock input 16TCNT input clock 16TCNT N-1 N N+1
Figure 8.16 Count Timing for External Clock Sources (when Both Edges are Detected) Waveform Output by Compare Match: In 16-bit timer channels 0, 1 compare match A or B can cause the output at the TIOCA or TIOCB pin to go to 0, go to 1, or toggle. In channel 2 the output can only go to 0 or go to 1. * Sample setup procedure for waveform output by compare match Figure 8.17 shows an example of the setup procedure for waveform output by compare match.
Output setup 1. Select the compare match output mode (0, 1, or toggle) in TIOR. When a waveform output mode is selected, the pin switches from its generic input/ output function to the output compare function (TIOCA or TIOCB). An output compare pin outputs the value set in TOLR until the first compare match occurs. 2. Set a value in GRA or GRB to designate the compare match timing.
Select waveform output mode
1
Set output timing
2
Start counter
3
3. Set the STR bit to 1 in TSTR to start the timer counter.
Waveform output
Figure 8.17 Setup Procedure for Waveform Output by Compare Match (Example)
Rev.4.00 Aug. 20, 2007 Page 213 of 638 REJ09B0395-0400
8. 16-Bit Timer
* Examples of waveform output Figure 8.18 shows examples of 0 and 1 output. 16TCNT operates as a free-running counter, 0 output is selected for compare match A, and 1 output is selected for compare match B. When the pin is already at the selected output level, the pin level does not change.
16TCNT value H'FFFF GRB GRA H'0000 TIOCB Time No change No change 1 output
TIOCA
No change
No change
0 output
Figure 8.18 0 and 1 Output (TOA = 1, TOB = 0) Figure 8.19 shows examples of toggle output. 16TCNT operates as a periodic counter, cleared by compare match B. Toggle output is selected for both compare match A and B.
16TCNT value GRB Counter cleared by compare match with GRB
GRA
H'0000 TIOCB
Time Toggle output Toggle output
TIOCA
Figure 8.19 Toggle Output (TOA = 1, TOB = 0)
Rev.4.00 Aug. 20, 2007 Page 214 of 638 REJ09B0395-0400
8. 16-Bit Timer
* Output compare output timing The compare match signal is generated in the last state in which 16TCNT and the general register match (when 16TCNT changes from the matching value to the next value). When the compare match signal is generated, the output value selected in TIOR is output at the output compare pin (TIOCA or TIOCB). When 16TCNT matches a general register, the compare match signal is not generated until the next counter clock pulse. Figure 8.20 shows the output compare timing.
16TCNT input clock 16TCNT N N+1
GR Compare match signal TIOCA, TIOCB
N
Figure 8.20 Output Compare Output Timing Input Capture Function: The 16TCNT value can be transferred to a general register when an input edge is detected at an input capture input/output compare pin (TIOCA or TIOCB). Risingedge, falling-edge, or both-edge detection can be selected. The input capture function can be used to measure pulse width or period.
Rev.4.00 Aug. 20, 2007 Page 215 of 638 REJ09B0395-0400
8. 16-Bit Timer
* Sample setup procedure for input capture Figure 8.21 shows a sample procedure for setting up input capture.
Input selection 1. Set TIOR to select the input capture function of a general register and the rising edge, falling edge, or both edges of the input capture signal. Clear the DDR bit to 0 before making these TIOR settings. 1
Select input-capture input
Start counter
2
2. Set the STR bit to 1 in TSTR to start the timer counter.
Input capture
Figure 8.21 Setup Procedure for Input Capture (Example) * Examples of input capture Figure 8.22 illustrates input capture when the falling edge of TIOCB and both edges of TIOCA are selected as capture edges. 16TCNT is cleared by input capture into GRB.
16TCNT value H'0180 H'0160 H'0005 H'0000 TIOCB
TIOCA
GRA
H'0005
H'0160
GRB
H'0180
Figure 8.22 Input Capture (Example)
Rev.4.00 Aug. 20, 2007 Page 216 of 638 REJ09B0395-0400
8. 16-Bit Timer
* Input capture signal timing Input capture on the rising edge, falling edge, or both edges can be selected by settings in TIOR. Figure 8.23 shows the timing when the rising edge is selected. The pulse width of the input capture signal must be at least 1.5 system clocks for single-edge capture, and 2.5 system clocks for capture of both edges.
Input-capture input
Input capture signal
16TCNT
N
GRA, GRB
N
Figure 8.23 Input Capture Signal Timing 8.4.3 Synchronization
The synchronization function enables two or more timer counters to be synchronized by writing the same data to them simultaneously (synchronous preset). With appropriate 16TCR settings, two or more timer counters can also be cleared simultaneously (synchronous clear). Synchronization enables additional general registers to be associated with a single time base. Synchronization can be selected for all channels (0 to 2). Sample Setup Procedure for Synchronization: Figure 8.24 shows a sample procedure for setting up synchronization.
Rev.4.00 Aug. 20, 2007 Page 217 of 638 REJ09B0395-0400
8. 16-Bit Timer
Setup for synchronization Select synchronization 1
Synchronous preset
Synchronous clear
Write to 16TCNT
2
Clearing synchronized to this channel? Yes Select counter clear source
No
3
Select counter clear source
4
Start counter
5
Start counter
5
Synchronous preset
Counter clear
Synchronous clear
1. Set the SYNC bits to 1 in TSNC for the channels to be synchronized. 2. When a value is written in 16TCNT in one of the synchronized channels, the same value is simultaneously written in 16TCNT in the other channels. 3. Set the CCLR1 or CCLR0 bit in 16TCR to have the counter cleared by compare match or input capture. 4. Set the CCLR1 and CCLR0 bits in 16TCR to have the counter cleared synchronously. 5. Set the STR bits in TSTR to 1 to start the synchronized counters.
Figure 8.24 Setup Procedure for Synchronization (Example) Example of Synchronization: Figure 8.25 shows an example of synchronization. Channels 0, 1, and 2 are synchronized, and are set to operate in PWM mode. Channel 0 is set for counter clearing by compare match with GRB0. Channels 1 and 2 are set for synchronous counter clearing. The timer counters in channels 0, 1, and 2 are synchronously preset, and are synchronously cleared by compare match with GRB0. A three-phase PWM waveform is output from pins TIOCA0, TIOCA1, and TIOCA2. For further information on PWM mode, see section 8.4.4, PWM Mode.
Rev.4.00 Aug. 20, 2007 Page 218 of 638 REJ09B0395-0400
8. 16-Bit Timer
Value of 16TCNT0 to 16TCNT2
Cleared by compare match with GRB0
GRB0 GRB1 GRA0 GRB2 GRA1 GRA2 H'0000 TIOCA0
TIOCA1
TIOCA2
Figure 8.25 Synchronization (Example) 8.4.4 PWM Mode
In PWM mode GRA and GRB are paired and a PWM waveform is output from the TIOCA pin. GRA specifies the time at which the PWM output changes to 1. GRB specifies the time at which the PWM output changes to 0. If either GRA or GRB compare match is selected as the counter clear source, a PWM waveform with a duty cycle from 0% to 100% is output at the TIOCA pin. PWM mode can be selected in all channels (0 to 2). Table 8.4 summarizes the PWM output pins and corresponding registers. If the same value is set in GRA and GRB, the output does not change when compare match occurs.
Rev.4.00 Aug. 20, 2007 Page 219 of 638 REJ09B0395-0400
8. 16-Bit Timer
Table 8.4
Channel 0 1 2
PWM Output Pins and Registers
Output Pin TIOCA0 TIOCA1 TIOCA2 1 Output GRA0 GRA1 GRA2 0 Output GRB0 GRB1 GRB2
Sample Setup Procedure for PWM Mode: Figure 8.26 shows a sample procedure for setting up PWM mode.
PWM mode
Select counter clock
1
1. Set bits TPSC2 to TPSC0 in 16TCR to select the counter clock source. If an external clock source is selected, set bits CKEG1 and CKEG0 in 16TCR to select the desired edge(s) of the external clock signal. 2. Set bits CCLR1 and CCLR0 in 16TCR to select the counter clear source. 3. Set the time at which the PWM waveform should go to 1 in GRA.
Select counter clear source
2
Set GRA
3
4. Set the time at which the PWM waveform should go to 0 in GRB. 5. Set the PWM bit in TMDR to select PWM mode. When PWM mode is selected, regardless of the TIOR contents, GRA and GRB become output compare registers specifying the times at which the PWM output goes to 1 and 0. The TIOCA pin automatically becomes the PWM output pin. The TIOCB pin conforms to the settings of bits IOB1 and IOB0 in TIOR. If TIOCB output is not desired, clear both IOB1 and IOB0 to 0. 6. Set the STR bit to 1 in TSTR to start the timer counter.
Set GRB
4
Select PWM mode
5
Start counter
6
PWM mode
Figure 8.26 Setup Procedure for PWM Mode (Example)
Rev.4.00 Aug. 20, 2007 Page 220 of 638 REJ09B0395-0400
8. 16-Bit Timer
Examples of PWM Mode: Figure 8.27 shows examples of operation in PWM mode. In PWM mode TIOCA becomes an output pin. The output goes to 1 at compare match with GRA, and to 0 at compare match with GRB. In the examples shown, 16TCNT is cleared by compare match with GRA or GRB. Synchronized operation and free-running counting are also possible.
16TCNT value Counter cleared by compare match A GRA
GRB
H'0000
Time
TIOCA a. Counter cleared by GRA (TOA = 1)
16TCNT value Counter cleared by compare match B GRB
GRA
H'0000
Time
TIOCA b. Counter cleared by GRB (TOA = 0)
Figure 8.27 PWM Mode (Example 1)
Rev.4.00 Aug. 20, 2007 Page 221 of 638 REJ09B0395-0400
8. 16-Bit Timer
Figure 8.28 shows examples of the output of PWM waveforms with duty cycles of 0% and 100%. If the counter is cleared by compare match with GRB, and GRA is set to a higher value than GRB, the duty cycle is 0%. If the counter is cleared by compare match with GRA, and GRB is set to a higher value than GRA, the duty cycle is 100%.
16TCNT value GRB Counter cleared by compare match B
GRA
H'0000
Time
TIOCA
Write to GRA
Write to GRA
a. 0% duty cycle (TOA = 0) 16TCNT value GRA Counter cleared by compare match A
GRB
H'0000
Time
TIOCA
Write to GRB
Write to GRB
b. 100% duty cycle (TOA = 1)
Figure 8.28 PWM Mode (Example 2)
Rev.4.00 Aug. 20, 2007 Page 222 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.4.5
Phase Counting Mode
In phase counting mode the phase difference between two external clock inputs (at the TCLKA and TCLKB pins) is detected, and 16TCNT2 counts up or down accordingly. In phase counting mode, the TCLKA and TCLKB pins automatically function as external clock input pins and 16TCNT2 becomes an up/down-counter, regardless of the settings of bits TPSC2 to TPSC0, CKEG1, and CKEG0 in 16TCR2. Settings of bits CCLR1, CCLR0 in 16TCR2, and settings in TIOR2, TISRA, TISRB, TISRC, setting of STR2 bit in TSTR, GRA2, and GRB2 are valid. The input capture and output compare functions can be used, and interrupts can be generated. Phase counting is available only in channel 2. Sample Setup Procedure for Phase Counting Mode: Figure 8.29 shows a sample procedure for setting up phase counting mode.
Phase counting mode
Select phase counting mode
1
1. Set the MDF bit in TMDR to 1 to select phase counting mode. 2. Select the flag setting condition with the FDIR bit in TMDR.
Select flag setting condition
2
3. Set the STR2 bit to 1 in TSTR to start the timer counter.
Start counter
3
Phase counting mode
Figure 8.29 Setup Procedure for Phase Counting Mode (Example)
Rev.4.00 Aug. 20, 2007 Page 223 of 638 REJ09B0395-0400
8. 16-Bit Timer
Example of Phase Counting Mode: Figure 8.30 shows an example of operations in phase counting mode. Table 8.5 lists the up-counting and down-counting conditions for 16TCNT2. In phase counting mode both the rising and falling edges of TCLKA and TCLKB are counted. The phase difference between TCLKA and TCLKB must be at least 1.5 states, the phase overlap must also be at least 1.5 states, and the pulse width must be at least 2.5 states.
16TCNT2 value Counting up Counting down
TCLKB TCLKA
Figure 8.30 Operation in Phase Counting Mode (Example) Table 8.5
Counting Direction TCLKB pin TCLKA pin
Up/Down Counting Conditions
Up-Counting Low High High Low Down-Counting High Low Low High
Phase difference
Phase difference
Pulse width
Pulse width
TCLKA
TCLKB Phase difference and overlap: at least 1.5 states Pulse width: at least 2.5 states
Overlap
Overlap
Figure 8.31 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode
Rev.4.00 Aug. 20, 2007 Page 224 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.4.6
16-Bit Timer Output Timing
The initial value of 16-bit timer output when a timer count operation begins can be specified arbitrarily by making a setting in TOLR. Figure 8.32 shows the timing for setting the initial value with TOLR. Only write to TOLR when the corresponding bit in TSTR is cleared to 0.
T1 T2 T3
Address bus
TOLR address
TOLR
N
16-bit timer output pin
N
Figure 8.32 Timing for Setting 16-Bit Timer Output Level by Writing to TOLR
Rev.4.00 Aug. 20, 2007 Page 225 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.5
Interrupts
The 16-bit timer has two types of interrupts: input capture/compare match interrupts, and overflow interrupts. 8.5.1 Setting of Status Flags
Timing of Setting of IMFA and IMFB at Compare Match: IMFA and IMFB are set to 1 by a compare match signal generated when 16TCNT matches a general register (GR). The compare match signal is generated in the last state in which the values match (when 16TCNT is updated from the matching count to the next count). Therefore, when 16TCNT matches a general register, the compare match signal is not generated until the next 16TCNT clock input. Figure 8.33 shows the timing of the setting of IMFA and IMFB.
16TCNT input clock
16TCNT
N
N+1
GR
N
Compare match signal
IMF
IMI
Figure 8.33 Timing of Setting of IMFA and IMFB by Compare Match
Rev.4.00 Aug. 20, 2007 Page 226 of 638 REJ09B0395-0400
8. 16-Bit Timer
Timing of Setting of IMFA and IMFB by Input Capture: IMFA and IMFB are set to 1 by an input capture signal. The 16TCNT contents are simultaneously transferred to the corresponding general register. Figure 8.34 shows the timing.
Input capture signal
IMF
16TCNT
N
GR
N
IMI
Figure 8.34 Timing of Setting of IMFA and IMFB by Input Capture
Rev.4.00 Aug. 20, 2007 Page 227 of 638 REJ09B0395-0400
8. 16-Bit Timer
Timing of Setting of Overflow Flag (OVF): OVF is set to 1 when 16TCNT overflows from H'FFFF to H'0000 or underflows from H'0000 to H'FFFF. Figure 8.35 shows the timing.
16TCNT
Overflow signal
OVF
OVI
Figure 8.35 Timing of Setting of OVF 8.5.2 Timing of Clearing of Status Flags
If the CPU reads a status flag while it is set to 1, then writes 0 in the status flag, the status flag is cleared. Figure 8.36 shows the timing.
TISR write cycle T1 T2 T3
Address
TISR address
IMF, OVF
Figure 8.36 Timing of Clearing of Status Flags
Rev.4.00 Aug. 20, 2007 Page 228 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.5.3
Interrupt Sources
Each 16-bit timer channel can generate a compare match/input capture A interrupt, a compare match/input capture B interrupt, and an overflow interrupt. In total there are nine interrupt sources of three kinds, all independently vectored. An interrupt is requested when the interrupt request flag are set to 1. The priority order of the channels can be modified in interrupt priority registers A (IPRA). For details see section 5, Interrupt Controller. Table 8.6 lists the interrupt sources. Table 8.6
Channel 0
16-bit timer Interrupt Sources
Interrupt Source IMIA0 IMIB0 OVI0 IMIA1 IMIB1 OVI1 IMIA2 IMIB2 OVI2 Description Compare match/input capture A0 Compare match/input capture B0 Overflow 0 Compare match/input capture A1 Compare match/input capture B1 Overflow 1 Compare match/input capture A2 Compare match/input capture B2 Overflow 2 Priority* High
1
2
Low
Note:
*
The priority immediately after a reset is indicated. Inter-channel priorities can be changed by settings in IPRA.
Rev.4.00 Aug. 20, 2007 Page 229 of 638 REJ09B0395-0400
8. 16-Bit Timer
8.6
Usage Notes
This section describes contention and other matters requiring special attention during 16-bit timer operations. Contention between 16TCNT Write and Clear: If a counter clear signal occurs in the T3 state of a 16TCNT write cycle, clearing of the counter takes priority and the write is not performed. See figure 8.37.
16TCNT write cycle T1 T2 T3
Address bus
16TCNT address
Internal write signal
Counter clear signal
16TCNT
N
H'0000
Figure 8.37 Contention between 16TCNT Write and Clear
Rev.4.00 Aug. 20, 2007 Page 230 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between 16TCNT Word Write and Increment: If an increment pulse occurs in the T3 state of a 16TCNT word write cycle, writing takes priority and 16TCNT is not incremented. Figure 8.38 shows the timing in this case.
16TCNT word write cycle T1 T2 T3
Address bus
16TCNT address
Internal write signal
16TCNT input clock
16TCNT
N
M 16TCNT write data
Figure 8.38 Contention between 16TCNT Word Write and Increment
Rev.4.00 Aug. 20, 2007 Page 231 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between 16TCNT Byte Write and Increment: If an increment pulse occurs in the T2 or T3 state of a 16TCNT byte write cycle, writing takes priority and 16TCNT is not incremented. The byte data for which a write was not performed is not incremented, and retains its pre-write value. See figure 8.39, which shows an increment pulse occurring in the T2 state of a byte write to 16TCNTH.
16TCNTH byte write cycle T1 T2 T3
Address bus
16TCNTH address
Internal write signal
16TCNT input clock
16TCNTH
N 16TCNT write data
M
16TCNTL
X
X+1
X
Figure 8.39 Contention between 16TCNT Byte Write and Increment
Rev.4.00 Aug. 20, 2007 Page 232 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between General Register Write and Compare Match: If a compare match occurs in the T3 state of a general register write cycle, writing takes priority and the compare match signal is inhibited. See figure 8.40.
General register write cycle T1 T2 T3
Address bus
GR address
Internal write signal
16TCNT
N
N+1
GR
N
M General register write data
Compare match signal
Inhibited
Figure 8.40 Contention between General Register Write and Compare Match
Rev.4.00 Aug. 20, 2007 Page 233 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between 16TCNT Write and Overflow or Underflow: If an overflow occurs in the T3 state of a 16TCNT write cycle, writing takes priority and the counter is not incremented. OVF is set to 1.The same holds for underflow. See figure 8.41.
16TCNT write cycle T1 T2 T3
Address bus
16TCNT address
Internal write signal
16TCNT input clock
Overflow signal
16TCNT
H'FFFF 16TCNT write data
M
OVF
Figure 8.41 Contention between 16TCNT Write and Overflow
Rev.4.00 Aug. 20, 2007 Page 234 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between General Register Read and Input Capture: If an input capture signal occurs during the T3 state of a general register read cycle, the value before input capture is read. See figure 8.42.
General register read cycle T1 T2 T3
Address bus
GR address
Internal read signal
Input capture signal
GR
X
M
Internal data bus
X
Figure 8.42 Contention between General Register Read and Input Capture
Rev.4.00 Aug. 20, 2007 Page 235 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between Counter Clearing by Input Capture and Counter Increment: If an input capture signal and counter increment signal occur simultaneously, the counter is cleared according to the input capture signal. The counter is not incremented by the increment signal. The value before the counter is cleared is transferred to the general register. See figure 8.43.
Input capture signal
Counter clear signal
16TCNT input clock
16TCNT
N
H'0000
GR
N
Figure 8.43 Contention between Counter Clearing by Input Capture and Counter Increment
Rev.4.00 Aug. 20, 2007 Page 236 of 638 REJ09B0395-0400
8. 16-Bit Timer
Contention between General Register Write and Input Capture: If an input capture signal occurs in the T3 state of a general register write cycle, input capture takes priority and the write to the general register is not performed. See figure 8.44.
General register write cycle T1 T2 T3
Address bus
GR address
Internal write signal
Input capture signal
16TCNT
M
GR
M
Figure 8.44 Contention between General Register Write and Input Capture
Rev.4.00 Aug. 20, 2007 Page 237 of 638 REJ09B0395-0400
8. 16-Bit Timer
Note on Waveform Period Setting: When a counter is cleared by compare match, the counter is cleared in the last state at which the 16TCNT value matches the general register value, at the time when this value would normally be updated to the next count. The actual counter frequency is therefore given by the following formula:
f= (N + 1)
(f: counter frequency. : system clock frequency. N: value set in general register.) Note on Writes in Synchronized Operation: When channels are synchronized, if a 16TCNT value is modified by byte write access, all 16 bits of all synchronized counters assume the same value as the counter that was addressed. (Example) When channels 1 and 2 are synchronized
* Byte write to channel 1 or byte write to channel 2 Write A to upper byte of channel 1
16TCNT1 16TCNT2
W Y
X Z
16TCNT1 16TCNT2
A A
X X
Upper byte Lower byte
Write A to lower byte of channel 2 16TCNT1 16TCNT2
Upper byte Lower byte Y Y A A
Upper byte Lower byte * Word write to channel 1 or word write to channel 2 16TCNT1 16TCNT2 W Y X Z Write AB word to channel 1 or 2 16TCNT1 16TCNT2 A A B B
Upper byte Lower byte
Upper byte Lower byte
Rev.4.00 Aug. 20, 2007 Page 238 of 638 REJ09B0395-0400
8. 16-Bit Timer
16-bit timer Operating Modes Table 8.7 (a) 16-bit timer Operating Modes (Channel 0)
Register Settings TSNC Operating Mode Synchronous preset PWM mode Output compare A Synchronization MDF TMDR FDIR PWM IOA TIOR0 IOB 16TCR0 Clear Select Clock Select
SYNC0 = 1

SYNC0 = 1

PWM0 = 1 PWM0 = 0
IOA2 = 0 Other bits unrestricted
*
Output compare B
IOB2 = 0 Other bits unrestricted PWM0 = 0 IOA2 = 1 Other bits unrestricted IOB2 = 1 Other bits unrestricted CCLR1 = 0 CCLR0 = 1 CCLR1 = 1 CCLR0 = 0 CCLR1 = 1 CCLR0 = 1
Input capture A
Input capture B
PWM0 = 0
Counter By compare clearing match/input capture A By compare match/input capture B Synchronous clear
Legend: : Setting available (valid). : Setting does not affect this mode. Note: * The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited.
Rev.4.00 Aug. 20, 2007 Page 239 of 638 REJ09B0395-0400
8. 16-Bit Timer
Table 8.7 (b)
16-bit timer Operating Modes (Channel 1)
Register Settings TSNC TMDR MDF FDIR PWM IOA TIOR1 IOB * 16TCR1 Clear Select Clock Select
Operating Mode Synchronous preset PWM mode Output compare A
Synchronization
SYNC1 = 1

SYNC1 = 1

PWM1 = 1 PWM1 = 0
IOA2 = 0 Other bits unrestricted
Output compare B
IOB2 = 0 Other bits unrestricted PWM1 = 0 IOA2 = 1 Other bits unrestricted IOB2 = 1 Other bits unrestricted CCLR1 = 0 CCLR0 = 1 CCLR1 = 1 CCLR0 = 0 CCLR1 = 1 CCLR0 = 1
Input capture A
Input capture B
PWM1 = 0
Counter By compare clearing match/input capture A By compare match/input capture B Synchronous clear
Legend: : Setting available (valid). : Setting does not affect this mode. Note: * The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited.
Rev.4.00 Aug. 20, 2007 Page 240 of 638 REJ09B0395-0400
8. 16-Bit Timer
Table 8.7 (c)
16-bit timer Operating Modes (Channel 2)
Register Settings TSNC TMDR MDF FDIR PWM IOA TIOR2 IOB 16TCR2 Clear Select Clock Select
Operating Mode Synchronous preset PWM mode Output compare A
Synchronization SYNC2 = 1

PWM2 = 1 PWM2 = 0
IOA2 = 0 Other bits unrestricted
*
Output compare B
IOB2 = 0 Other bits unrestricted PWM2 = 0 IOA2 = 1 Other bits unrestricted IOB2 = 1 Other bits unrestricted CCLR1 = 0 CCLR0 = 1 CCLR1 = 1 CCLR0 = 0 CCLR1 = 1 CCLR0 = 1
Input capture A
Input capture B
PWM2 = 0
Counter By compare clearing match/input capture A By compare match/input capture B Synchronous clear Phase counting mode SYNC2 = 1
MDF = 1
Legend: : Setting available (valid). : Setting does not affect this mode. Note: * The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited.
Rev.4.00 Aug. 20, 2007 Page 241 of 638 REJ09B0395-0400
8. 16-Bit Timer
Rev.4.00 Aug. 20, 2007 Page 242 of 638 REJ09B0395-0400
9. 8-Bit Timers
Section 9 8-Bit Timers
9.1 Overview
The H8/3008 has a built-in 8-bit timer module with four channels (TMR0, TMR1, TMR2, and TMR3), based on 8-bit counters. Each channel has an 8-bit timer counter (8TCNT) and two 8-bit time constant registers (TCORA and TCORB) that are constantly compared with the 8TCNT value to detect compare match events. The timers can be used as multifunctional timers in a variety of applications, including the generation of a rectangular-wave output with an arbitrary duty cycle. 9.1.1 Features
The features of the 8-bit timer module are listed below. * Selection of four clock sources The counters can be driven by one of three internal clock signals (/8, /64, or /8192) or an external clock input (enabling use as an external event counter). * Selection of three ways to clear the counters The counters can be cleared on compare match A or B, or input capture B. * Timer output controlled by two compare match signals The timer output signal in each channel is controlled by two independent compare match signals, enabling the timer to generate output waveforms with an arbitrary duty cycle or PWM output. * A/D converter can be activated by a compare match * Two channels can be cascaded Channels 0 and 1 can be operated as the upper and lower halves of a 16-bit timer (16-bit count mode). Channels 2 and 3 can be operated as the upper and lower halves of a 16-bit timer (16-bit count mode). Channel 1 can count channel 0 compare match events (compare match count mode). Channel 3 can count channel 2 compare match events (compare match count mode). * Input capture function can be set 8-bit or 16-bit input capture operation is available. * Twelve interrupt sources There are twelve interrupt sources: four compare match sources, four compare match/input capture sources, four overflow sources.
Rev.4.00 Aug. 20, 2007 Page 243 of 638 REJ09B0395-0400
9. 8-Bit Timers
Two of the compare match sources and two of the combined compare match/input capture sources each have an independent interrupt vector. The remaining compare match interrupts, combined compare match/input capture interrupts, and overflow interrupts have one interrupt vector for two sources.
Rev.4.00 Aug. 20, 2007 Page 244 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.1.2
Block Diagram
The 8-bit timers are divided into two groups of two channels each: group 0 comprising channels 0 and 1, and group 1 comprising channels 2 and 3. Figure 9.1 shows a block diagram of 8-bit timer group 0.
External clock sources TCLKA TCLKC Internal clock sources /8 /64 /8192
Clock select
Clock 1 Clock 0 TCORA0 Compare match A1 Compare match A0 Comparator A0 Overflow 1 Overflow 0 8TCNT0 8TCNT1 Comparator A1 TCORA1
TMO0 TMIO1 Control logic
Compare match B1 Compare match B0 Comparator B0 Input capture B1 TCORB0
Comparator B1
TCORB1
8TCSR0
8TCSR1
8TCR0 CMIA0 CMIB0 CMIA1/CMIB1 OVI0/OVI1 Interrupt signals Time constant register A Time constant register B Timer counter Timer control/status register Timer control register
8TCR1
Legend: TCORA: TCORB: 8TCNT: 8TCSR: 8TCR:
Figure 9.1 Block Diagram of 8-Bit Timer Unit (Two Channels: Group 0)
Rev.4.00 Aug. 20, 2007 Page 245 of 638 REJ09B0395-0400
Internal bus
9. 8-Bit Timers
9.1.3
Pin Configuration
Table 9.1 summarizes the input/output pins of the 8-bit timer module. Table 9.1
Group 0
8-Bit Timer Pins
Abbreviation I/O TMO0 TCLKC Function
Channel Name 0 Timer output Timer clock input 1
Output Compare match output Input I/O Input Counter external clock input Compare match output/input capture input Counter external clock input
Timer input/output TMIO1 Timer clock input TCLKA TMO2 TCLKD
1
2
Timer output Timer clock input
Output Compare match output Input I/O Input Counter external clock input Compare match output/input capture input Counter external clock input
3
Timer input/output TMIO3 Timer clock input TCLKB
Rev.4.00 Aug. 20, 2007 Page 246 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.1.4
Register Configuration
Table 9.2 summarizes the registers of the 8-bit timer module. Table 9.2 8-Bit Timer Registers
1
Channel Address* 0 H'FFF80 H'FFF82 H'FFF84 H'FFF86 H'FFF88 1 H'FFF81 H'FFF83 H'FFF85 H'FFF87 H'FFF89 2 H'FFF90 H'FFF92 H'FFF94 H'FFF96 H'FFF98 3 H'FFF91 H'FFF93 H'FFF95 H'FFF97 H'FFF99
Name Timer control register 0 Timer control/status register 0 Time constant register A0 Time constant register B0 Timer counter 0 Timer control register 1 Timer control/status register 1 Time constant register A1 Time constant register B1 Timer counter 1 Timer control register 2 Timer control/status register 2 Time constant register A2 Time constant register B2 Timer counter 2 Timer control register 3 Timer control/status register 3 Time constant register A3 Time constant register B3 Timer counter 3
Abbreviation R/W 8TCR0 8TCSR0 TCORA0 TCORB0 8TCNT0 8TCR1 8TCSR1 TCORA1 TCORB1 8TCNT1 8TCR2 8TCSR2 TCORA2 TCORB2 8TCNT2 8TCR3 8TCSR3 TCORA3 TCORB3 8TCNT3 R/W
2
Initial value H'00
R/(W)* H'00 R/W R/W R/W R/W
2
H'FF H'FF H'00 H'00
R/(W)* H'00 R/W R/W R/W R/W
2
H'FF H'FF H'00 H'00
R/(W)* H'10 R/W R/W R/W R/W
2
H'FF H'FF H'00 H'00
R/(W)* H'00 R/W R/W R/W H'FF H'FF H'00
Notes: 1. Indicates the lower 20 bits of the address in advanced mode. 2. Only 0 can be written to bits 7 to 5, to clear these flags.
Each pair of registers for channel 0 and channel 1 comprises a 16-bit register with the channel 0 register as the upper 8 bits and the channel 1 register as the lower 8 bits, so they can be accessed together by word access. Similarly, each pair of registers for channel 2 and channel 3 comprises a 16-bit register with the channel 2 register as the upper 8 bits and the channel 3 register as the lower 8 bits, so they can be accessed together by word access.
Rev.4.00 Aug. 20, 2007 Page 247 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.2
9.2.1
Register Descriptions
Timer Counters (8TCNT)
8TCNT0 Bit 15 0 14 0 13 0 12 0 11 0 10 0 9 0 8 0 7 0 6 0 5 0 8TCNT1 4 0 3 0 2 0 1 0 0 0
Initial value Read/Write
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W 8TCNT2 8TCNT3 10 0 9 0 8 0 7 0 6 0 5 0 4 0 3 0 2 0 1 0 0 0
Bit Initial value Read/Write
15 0
14 0
13 0
12 0
11 0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
The timer counters (8TCNT) are 8-bit readable/writable up-counters that increment on pulses generated from an internal or external clock source. The clock source is selected by clock select bits 2 to 0 (CKS2 to CKS0) in the timer control register (8TCR). The CPU can always read or write to the timer counters. The 8TCNT0 and 8TCNT1 pair, and the 8TCNT2 and 8TCNT3 pair, can each be accessed as a 16-bit register by word access. 8TCNT can be cleared by an input capture signal or compare match signal. Counter clear bits 1 and 0 (CCLR1 and CCLR0) in 8TCR select the method of clearing. When 8TCNT overflows from H'FF to H'00, the overflow flag (OVF) in the timer control/status register (8TCSR) is set to 1. Each 8TCNT is initialized to H'00 by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 248 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.2.2
Time Constant Registers A (TCORA)
TCORA0 to TCORA3 are 8-bit readable/writable registers.
TCORA0 Bit Initial value Read/Write 15 1 14 1 13 1 12 1 11 1 10 1 9 1 8 1 7 1 6 1 5 1 TCORA1 4 1 3 1 2 1 1 1 0 1
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W TCORA2 TCORA3 10 1 9 1 8 1 7 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
Bit Initial value Read/Write
15 1
14 1
13 1
12 1
11 1
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
The TCORA0 and TCORA1 pair, and the TCORA2 and TCORA3 pair, can each be accessed as a 16-bit register by word access. The TCORA value is constantly compared with the 8TCNT value. When a match is detected, the corresponding compare match flag A (CMFA) is set to 1 in 8TCSR. The timer output can be freely controlled by these compare match signals and the settings of output select bits 1 and 0 (OS1, OS0) in 8TCSR. Each TCORA register is initialized to H'FF by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 249 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.2.3
Time Constant Registers B (TCORB)
TCORB0 Bit 15 1 14 1 13 1 12 1 11 1 10 1 9 1 8 1 7 1 6 1 5 1 TCORB1 4 1 3 1 2 1 1 1 0 1
Initial value Read/Write
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W TCORB2 TCORB3 10 1 9 1 8 1 7 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
Bit Initial value Read/Write
15 1
14 1
13 1
12 1
11 1
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
TCORB0 to TCORB3 are 8-bit readable/writable registers. The TCORB0 and TCORB1 pair, and the TCORB2 and TCORB3 pair, can each be accessed as a 16-bit register by word access. The TCORB value is constantly compared with the 8TCNT value. When a match is detected, the corresponding compare match flag B (CMFB) is set to 1 in 8TCSR*. The timer output can be freely controlled by these compare match signals and the settings of output/input capture edge select bits 3 and 2 (OIS3, OIS2) in 8TCSR. When TCORB is used for input capture, it stores the 8TCNT value on detection of an external input capture signal. At this time, the CMFB flag is set to 1 in the corresponding 8TCSR register. The detected edge of the input capture signal is set in 8TCSR. Each TCORB register is initialized to H'FF by a reset and in standby mode. Note: * When channel 1 and channel 3 are designated for TCORB input capture, the CMFB flag is not set by a channel 0 or channel 2 compare match B.
Rev.4.00 Aug. 20, 2007 Page 250 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.2.4
Timer Control Register (8TCR)
Bit 7 CMIEB 0 R/W 6 CMIEA 0 R/W 5 OVIE 0 R/W 4 CCLR1 0 R/W 3 CCLR0 0 R/W 2 CKS2 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W
Initial value Read/Write
8TCR is an 8-bit readable/writable register that selects the 8TCNT input clock, gives the 8TCNT clearing specification, and enables interrupt requests. 8TCR is initialized to H'00 by a reset and in standby mode. For the timing, see section 9.4, Operation. Bit 7--Compare Match Interrupt Enable B (CMIEB): Enables or disables the CMIB interrupt request when the CMFB flag is set to 1 in 8TCSR.
Bit 7 CMIEB 0 1 Description CMIB interrupt requested by CMFB is disabled CMIB interrupt requested by CMFB is enabled (Initial value)
Bit 6--Compare Match Interrupt Enable A (CMIEA): Enables or disables the CMIA interrupt request when the CMFA flag is set to 1 in 8TCSR.
Bit 6 CMIEA 0 1 Description CMIA interrupt requested by CMFA is disabled CMIA interrupt requested by CMFA is enabled (Initial value)
Bit 5--Timer Overflow Interrupt Enable (OVIE): Enables or disables the OVI interrupt request when the OVF flag is set to 1 in 8TCSR.
Bit 5 OVIE 0 1 Description OVI interrupt requested by OVF is disabled OVI interrupt requested by OVF is enabled (Initial value)
Rev.4.00 Aug. 20, 2007 Page 251 of 638 REJ09B0395-0400
9. 8-Bit Timers
Bits 4 and 3--Counter Clear 1 and 0 (CCLR1, CCLR0): These bits specify the 8TCNT clearing source. Compare match A or B, or input capture B, can be selected as the clearing source.
Bit 4 CCLR1 0 Bit 3 CCLR0 0 1 1 0 1 Description Clearing is disabled Cleared by compare match A Cleared by compare match B/input capture B Cleared by input capture B (Initial value)
Note: When input capture B is set as the 8TCNT1 and 8TCNT3 counter clear source, 8TCNT0 and 8TCNT2 are not cleared by compare match B.
Bits 2 to 0--Clock Select 2 to 0 (CSK2 to CSK0): These bits select whether the clock input to 8TCNT is an internal or external clock. Three internal clocks can be selected, all divided from the system clock (): /8, /64, and /8192. The rising edge of the selected internal clock triggers the count. When use of an external clock is selected, three types of count can be selected: at the rising edge, the falling edge, and both rising and falling edges. When CKS2, CKS1, CKS0 = 1, 0, 0, channels 0 and 1 and channels 2 and 3 are cascaded. The incrementing clock source is different when 8TCR0 and 8TCR2 are set, and when 8TCR1 and 8TCR3 are set.
Rev.4.00 Aug. 20, 2007 Page 252 of 638 REJ09B0395-0400
9. 8-Bit Timers Bit 2 CSK2 0 Bit 1 CSK1 0 Bit 0 CSK0 0 1 1 0 1 1 0 0
Description Clock input disabled Internal clock, counted on falling edge of /8 Internal clock, counted on falling edge of /64 Internal clock, counted on falling edge of /8192 Channel 0 (16-bit count mode): Count on 8TCNT1 overflow 1 signal* Channel 1 (compare match count mode): Count on 8TCNT0 1 compare match A* Channel 2 (16-bit count mode): Count on 8TCNT3 overflow 2 signal* Channel 3 (compare match count mode): Count on 8TCNT2 2 compare match A* (Initial value)
1 1 0 1
External clock, counted on rising edge External clock, counted on falling edge External clock, counted on both rising and falling edges
Notes: 1. If the clock input of channel 0 is the 8TCNT1 overflow signal and that of channel 1 is the 8TCNT0 compare match signal, no incrementing clock is generated. Do not use this setting. 2. If the clock input of channel 2 is the 8TCNT3 overflow signal and that of channel 3 is the 8TCNT2 compare match signal, no incrementing clock is generated. Do not use this setting.
Rev.4.00 Aug. 20, 2007 Page 253 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.2.5
Timer Control/Status Registers (8TCSR)
8TCSR0 Bit
7 CMFB 0 R/(W)*
6 CMFA 0 R/(W)*
5 OVF 0 R/(W)*
4 ADTE 0 R/W
3 OIS3 0 R/W
2 OIS2 0 R/W
1 OS1 0 R/W
0 OS0 0 R/W
Initial value Read/Write
8TCSR2 Bit Initial value Read/Write
7 CMFB 0 R/(W)*
6 CMFA 0 R/(W)*
5 OVF 0 R/(W)*
4 1
3 OIS3 0 R/W
2 OIS2 0 R/W
1 OS1 0 R/W
0 OS0 0 R/W
8TCSR1, 8TCSR3 7 Bit CMFB Initial value Read/Write 0 R/(W)*
6 CMFA 0 R/(W)*
5 OVF 0 R/(W)*
4 ICE 0 R/W
3 OIS3 0 R/W
2 OIS2 0 R/W
1 OS1 0 R/W
0 OS0 0 R/W
Note: * Only 0 can be written to bits 7 to 5, to clear these flags.
The timer control/status registers 8TCSR are 8-bit registers that indicate compare match/input capture and overflow statuses, and control compare match output/input capture edge selection. 8TCSR2 is initialized to H'10, and 8TCSR0, 8TCSR1, and 8TCSR3 to H'00, by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 254 of 638 REJ09B0395-0400
9. 8-Bit Timers
Bit 7--Compare Match/Input Capture Flag B (CMFB): Status flag that indicates the occurrence of a TCORB compare match or input capture.
Bit 7 CMFB 0 1 Description [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB [Setting conditions] * 8TCNT = TCORB* * Note: * The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register (Initial value)
When bit ICE is set to 1 in 8TCSR1 and 8TCSR3, the CMFB flag is not set when 8TCNT0 = TCORB0 or 8TCNT2 = TCORB2.
Bit 6--Compare Match Flag A (CMFA): Status flag that indicates the occurrence of a TCORA compare match.
Bit 6 CMFA 0 1 Description [Clearing condition] Read CMFA when CMFA = 1, then write 0 in CMFA [Setting condition] 8TCNT = TCORA (Initial value)
Bit 5--Timer Overflow Flag (OVF): Status flag that indicates that the 8TCNT has overflowed from H'FF to H'00.
Bit 5 OVF 0 1 Description [Clearing condition] Read OVF when OVF = 1, then write 0 in OVF [Setting condition] 8TCNT overflows from H'FF to H'00 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 255 of 638 REJ09B0395-0400
9. 8-Bit Timers
Bit 4--A/D Trigger Enable (ADTE) (In 8TCSR0): In combination with TRGE in the A/D control register (ADCR), enables or disables A/D converter start requests by compare match A or an external trigger.
TRGE* 0 Bit 4 ADTE 0 1 1 0 1 Note: * Description A/D converter start requests by compare match A or external trigger pin (ADTRG) input are disabled (Initial value) A/D converter start requests by compare match A or external trigger pin (ADTRG) input are disabled A/D converter start requests by external trigger pin (ADTRG) input are enabled, and A/D converter start requests by compare match A are disabled A/D converter start requests by compare match A are enabled, and A/D converter start requests by external trigger pin (ADTRG) input are disabled
TRGE is bit 7 of the A/D control register (ADCR).
Bit 4--Reserved (In 8TCSR1): This bit is a reserved bit, but can be read and written. Bit 4--Input Capture Enable (ICE) (In 8TCSR1 and 8TCSR3): Selects the function of TCORB1 and TCORB3.
Bit 4 ICE 0 1 Description TCORB1 and TCORB3 are compare match registers TCORB1 and TCORB3 are input capture registers (Initial value)
When bit ICE is set to 1 in 8TCSR1 or 8TCSR3, the operation of the TCORA and TCORB registers in channels 0 to 3 is as shown in the tables below.
Rev.4.00 Aug. 20, 2007 Page 256 of 638 REJ09B0395-0400
9. 8-Bit Timers
Table 9.3
Operation of Channels 0 and 1 when Bit ICE is Set to 1 in 8TCSR1 Register
Status Flag Change Timer Output Capture Input Interrupt Request CMIA0 interrupt request generated by compare match CMIB0 interrupt request not generated by compare match
Register Register Function
TCORA0 Compare match CMFA changed from 0 TMO0 output operation to 1 in 8TCSR0 by controllable compare match TCORB0 Compare match CMFB not changed No output from operation from 0 to 1 in 8TCSR0 TMO0 by compare match
TCORA1 Compare match CMFA changed from 0 TMIO1 is dedicated CMIA1 interrupt request operation to 1 in 8TCSR1 by input capture pin generated by compare compare match match TCORB1 Input capture operation CMFB changed from 0 TMIO1 is dedicated CMIB1 interrupt request to 1 in 8TCSR1 by input capture pin generated by input input capture capture
Table 9.4
Operation of Channels 2 and 3 when Bit ICE is Set to 1 in 8TCSR3 Register
Status Flag Change Timer Output Capture Input Interrupt Request CMIA2 interrupt request generated by compare match CMIB2 interrupt request not generated by compare match
Register Register Function
TCORA2 Compare match CMFA changed from 0 TMO2 output operation to 1 in 8TCSR2 by controllable compare match TCORB2 Compare match CMFB not changed No output from operation from 0 to 1 in 8TCSR2 TMO2 by compare match
TCORA3 Compare match CMFA changed from 0 TMIO3 is dedicated CMIA3 interrupt request operation to 1 in 8TCSR3 by input capture pin generated by compare compare match match TCORB3 Input capture operation CMFB changed from 0 TMIO3 is dedicated CMIB3 interrupt request to 1 in 8TCSR3 by input capture pin generated by input input capture capture
Rev.4.00 Aug. 20, 2007 Page 257 of 638 REJ09B0395-0400
9. 8-Bit Timers
Bits 3 and 2--Output/Input Capture Edge Select B3 and B2 (OIS3, OIS2): In combination with the ICE bit in 8TCSR1 (8TCSR3), these bits select the compare match B output level or the input capture input detected edge. The function of TCORB1 (TCORB3) depends on the setting of bit 4 of 8TCSR1 (8TCSR3).
ICE Bit in 8TCSR1 Bit 3 Bit 2 (8TCSR3) OIS3 OIS2 Description 0 0 0 1 1 0 1 1 0 0 1 1 0 1 No change when compare match B occurs 0 is output when compare match B occurs 1 is output when compare match B occurs Output is inverted when compare match B occurs (toggle output) TCORB input capture on rising edge TCORB input capture on falling edge TCORB input capture on both rising and falling edges (Initial value)
* When the compare match register function is used, the timer output priority order is: toggle output > 1 output > 0 output. * If compare match A and B occur simultaneously, the output changes in accordance with the higher-priority compare match. * When bits OIS3, OIS2, OS1, and OS0 are all cleared to 0, timer output is disabled. Bits 1 and 0--Output Select A1 and A0 (OS1, OS0): These bits select the compare match A output level.
Bit 1 OS1 0 Bit 0 OS0 0 1 1 0 1 Description No change when compare match A occurs 0 is output when compare match A occurs 1 is output when compare match A occurs Output is inverted when compare match A occurs (toggle output) (Initial value)
* When the compare match register function is used, the timer output priority order is: toggle output > 1 output > 0 output. * If compare match A and B occur simultaneously, the output changes in accordance with the higher-priority compare match. * When bits OIS3, OIS2, OS1, and OS0 are all cleared to 0, timer output is disabled.
Rev.4.00 Aug. 20, 2007 Page 258 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.3
9.3.1
CPU Interface
8-Bit Registers
8TCNT, TCORA, TCORB, 8TCR, and 8TCSR are 8-bit registers. These registers are connected to the CPU by an internal 16-bit data bus and can be read and written a word at a time or a byte at a time. Figures 9.2 and 9.3 show the operation in word read and write accesses to 8TCNT. Figures 9.4 to 9.7 show the operation in byte read and write accesses to 8TCNT0 and 8TCNT1.
Internal data bus H C P U L Bus interface H L Module data bus
8TCNT0 8TCNT1
Figure 9.2 8TCNT Access Operation (CPU Writes to 8TCNT, Word)
Internal data bus H C P U L Bus interface H L Module data bus
8TCNT0 8TCNT1
Figure 9.3 8TCNT Access Operation (CPU Reads 8TCNT, Word)
Internal data bus H C P U L Bus interface H L Module data bus
8TCNTH0 8TCNTL1
Figure 9.4 8TCNT0 Access Operation (CPU Writes to 8TCNT0, Upper Byte)
Rev.4.00 Aug. 20, 2007 Page 259 of 638 REJ09B0395-0400
9. 8-Bit Timers
Internal data bus H C P U L Bus interface H L Module data bus
8TCNTH0 8TCNTL1
Figure 9.5 8TCNT1 Access Operation (CPU Writes to 8TCNT1, Lower Byte)
Internal data bus H C P U L Bus interface H L Module data bus
8TCNT0 8TCNT1
Figure 9.6 8TCNT0 Access Operation (CPU Reads 8TCNT0, Upper Byte)
Internal data bus H C P U L Bus interface H L Module data bus
8TCNT0 8TCNT1
Figure 9.7 8TCNT1 Access Operation (CPU Reads 8TCNT1, Lower Byte)
Rev.4.00 Aug. 20, 2007 Page 260 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.4
9.4.1
Operation
8TCNT Count Timing
8TCNT is incremented by input clock pulses (either internal or external). Internal Clock: Three different internal clock signals (/8, /64, or /8192) divided from the system clock () can be selected, by setting bits CKS2 to CKS0 in 8TCR. Figure 9.8 shows the count timing.
Internal clock
8TCNT input clock
8TCNT
N-1
N
N+1
Note: Even if the same internal clock is selected for the 16-bit timer and the 8-bit timer, the same operation will not be performed since the incrementing edge is different in each case.
Figure 9.8 Count Timing for Internal Clock Input External Clock: Three incrementation methods can be selected by setting bits CKS2 to CKS0 in 8TCR: on the rising edge, the falling edge, and both rising and falling edges. The pulse width of the external clock signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected. Shorter pulses will not be counted correctly. Figure 9.9 shows the timing for incrementation on both edges of the external clock signal.
Rev.4.00 Aug. 20, 2007 Page 261 of 638 REJ09B0395-0400
9. 8-Bit Timers
External clock input
8TCNT input clock
8TCNT
N-1
N
N+1
Figure 9.9 Count Timing for External Clock Input (Both-Edge Detection) 9.4.2 Compare Match Timing
Timer Output Timing: When compare match A or B occurs, the timer output is as specified by the OIS3, OIS2, OS1, and OS0 bits in 8TCSR (unchanged, 0 output, 1 output, or toggle output). Figure 9.10 shows the timing when the output is set to toggle on compare match A.
Compare match A signal
Timer output
Figure 9.10 Timing of Timer Output
Rev.4.00 Aug. 20, 2007 Page 262 of 638 REJ09B0395-0400
9. 8-Bit Timers
Clear by Compare Match: Depending on the setting of the CCLR1 and CCLR0 bits in 8TCR, 8TCNT can be cleared when compare match A or B occurs, Figure 9.11 shows the timing of this operation.
Compare match signal
8TCNT
N
H'00
Figure 9.11 Timing of Clear by Compare Match Clear by Input Capture: Depending on the setting of the CCLR1 and CCLR0 bits in 8TCR, 8TCNT can be cleared when input capture B occurs. Figure 9.12 shows the timing of this operation.
Input capture input
Input capture signal
8TCNT
N
H'00
Figure 9.12 Timing of Clear by Input Capture 9.4.3 Input Capture Signal Timing
Input capture on the rising edge, falling edge, or both edges can be selected by settings in 8TCSR. Figure 9.13 shows the timing when the rising edge is selected. The pulse width of the input capture input signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected.
Rev.4.00 Aug. 20, 2007 Page 263 of 638 REJ09B0395-0400
9. 8-Bit Timers
Input capture input
Input capture signal
8TCNT
N
TCORB
N
Figure 9.13 Timing of Input Capture Input Signal 9.4.4 Timing of Status Flag Setting
Timing of CMFA/CMFB Flag Setting when Compare Match Occurs: The CMFA and CMFB flags in 8TCSR are set to 1 by the compare match signal output when the TCORA or TCORB and 8TCNT values match. The compare match signal is generated in the last state of the match (when the matched 8TCNT count value is updated). Therefore, after the 8TCNT and TCORA or TCORB values match, the compare match signal is not generated until an incrementing clock pulse signal is generated. Figure 9.14 shows the timing in this case.
8TCNT TCOR
N N
N+1
Compare match signal
CMF
Figure 9.14 CMF Flag Setting Timing when Compare Match Occurs Timing of CMFB Flag Setting when Input Capture Occurs: On generation of an input capture signal, the CMFB flag is set to 1 and at the same time the 8TCNT value is transferred to TCORB. Figure 9.15 shows the timing in this case.
Rev.4.00 Aug. 20, 2007 Page 264 of 638 REJ09B0395-0400
9. 8-Bit Timers
8TCNT TCORB
N N
Input capture signal
CMFB
Figure 9.15 CMFB Flag Setting Timing when Input Capture Occurs Timing of Overflow Flag (OVF) Setting: The OVF flag in 8TCSR is set to 1 by the overflow signal generated when 8TCNT overflows (from H'FF to H'00). Figure 9.16 shows the timing in this case.
8TCNT
H'FF
H'00
Overflow signal
OVF
Figure 9.16 Timing of OVF Setting 9.4.5 Operation with Cascaded Connection
If bits CKS2 to CKS0 are set to (100) in either 8TCR0 or 8TCR1, the 8-bit timers of channels 0 and 1 are cascaded. With this configuration, the two timers can be used as a single 16-bit timer (16-bit timer mode), or channel 0 8-bit timer compare matches can be counted in channel 1 (compare match count mode). Similarly, if bits CKS2 to CKS0 are set to (100) in either 8TCR2 or 8TCR3, the 8-bit timers of channels 2 and 3 are cascaded. With this configuration, the two timers can be used as a single 16-bit timer (16-bit timer mode),or channel 2 8-bit timer compare matches can be counted in channel 3 (compare match count mode). In this case, the timer operates as below.
Rev.4.00 Aug. 20, 2007 Page 265 of 638 REJ09B0395-0400
9. 8-Bit Timers
16-Bit Count Mode * Channels 0 and 1: When bits CKS2 to CKS0 are set to (100) in 8TCR0, the timer functions as a single 16-bit timer with channel 0 occupying the upper 8 bits and channel 1 occupying the lower 8 bits. Setting when Compare Match Occurs * The CMFA or CMFB flag is set to 1 in 8TCSR0 when a 16-bit compare match occurs. * The CMFA or CMFB flag is set to 1 in 8TCSR1 when a lower 8-bit compare match occurs. * TMO0 pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR0 is in accordance with the 16-bit compare match conditions. * TMIO1 pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR1 is in accordance with the lower 8-bit compare match conditions. Setting when Input Capture Occurs * The CMFB flag is set to 1 in 8TCSR0 and 8TCSR1 when the ICE bit is 1 in TCSR1 and input capture occurs. * TMIO1 pin input capture input signal edge detection is selected by bits OIS3 and OIS2 in 8TCSR0. Counter Clear Specification * If counter clear on compare match or input capture has been selected by the CCLR1 and CCLR0 bits in 8TCR0, the 16-bit counter (both 8TCNT0 and 8TCNT1) is cleared. * The settings of the CCLR1 and CCLR0 bits in 8TCR1 are ignored. The lower 8 bits cannot be cleared independently. OVF Flag Operation * The OVF flag is set to 1 in 8TCSR0 when the 16-bit counter (8TCNT0 and 8TCNT1) overflows (from H'FFFF to H'0000). * The OVF flag is set to 1 in 8TCSR1 when the 8-bit counter (8TCNT1) overflows (from H'FF to H'00). * Channels 2 and 3: When bits CKS2 to CKS0 are set to (100) in 8TCR2, the timer functions as a single 16-bit timer with channel 2 occupying the upper 8 bits and channel 3 occupying the lower 8 bits. Setting when Compare Match Occurs * The CMFA or CMFB flag is set to 1 in 8TCSR2 when a 16-bit compare match occurs. * The CMFA or CMFB flag is set to 1 in 8TCSR3 when a lower 8-bit compare match occurs. * TMO2 pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR2 is in accordance with the 16-bit compare match conditions.
Rev.4.00 Aug. 20, 2007 Page 266 of 638 REJ09B0395-0400
9. 8-Bit Timers
* TMIO3 pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR3 is in accordance with the lower 8-bit compare match conditions. Setting when Input Capture Occurs * The CMFB flag is set to 1 in 8TCSR2 and 8TCSR3 when the ICE bit is 1 in TCSR3 and input capture occurs. * TMIO3 pin input capture input signal edge detection is selected by bits OIS3 and OIS2 in 8TCSR2. Counter Clear Specification * If counter clear on compare match has been selected by the CCLR1 and CCLR0 bits in 8TCR2, the 16-bit counter (both 8TCNT2 and 8TCNT3) is cleared. * The settings of the CCLR1 and CCLR0 bits in 8TCR3 are ignored. The lower 8 bits cannot be cleared independently. OVF Flag Operation * The OVF flag is set to 1 in 8TCSR2 when the 16-bit counter (8TCNT2 and 8TCNT3) overflows (from H'FFFF to H'0000). * The OVF flag is set to 1 in 8TCSR3 when the 8-bit counter (8TCNT3) overflows (from H'FF to H'00). Compare Match Count Mode * Channels 0 and 1: When bits CKS2 to CKS0 are set to (100) in 8TCR1, 8TCNT1 counts channel 0 compare match A events. Channels 0 and 1 are controlled independently. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR1, the compare match register function of TCORB0 in channel 0 cannot be used. * Channels 2 and 3: When bits CKS2 to CKS0 are set to (100) in 8TCR3, 8TCNT3 counts channel 2 compare match A events. Channels 2 and 3 are controlled independently. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR3, the compare match register function of TCORB2 in channel 2 cannot be used.
Rev.4.00 Aug. 20, 2007 Page 267 of 638 REJ09B0395-0400
9. 8-Bit Timers
Caution Do not set 16-bit counter mode and compare match count mode simultaneously within the same group, as the 8TCNT input clock will not be generated and the counters will not operate. 9.4.6 Input Capture Setting
The 8TCNT value can be transferred to TCORB on detection of an input edge on the input capture/output compare pin (TMIO1 or TMIO3). Rising edge, falling edge, or both edge detection can be selected. In 16-bit count mode, 16-bit input capture can be used. Setting Input Capture Operation in 8-Bit Timer Mode (Normal Operation) * Channel 1: Set TCORB1 as an 8-bit input capture register with the ICE bit in 8TCSR1. Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO1) with bits OIS3 and OIS2 in 8TCSR1. Select the input clock with bits CKS2 to CKS0 in 8TCR1, and start the 8TCNT count. * Channel 3: Set TCORB3 as an 8-bit input capture register with the ICE bit in 8TCSR3. Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO3) with bits OIS3 and OIS2 in 8TCSR3. Select the input clock with bits CKS2 to CKS0 in 8TCR3, and start the 8TCNT count. Note: When TCORB1 in channel 1 is used for input capture, TCORB0 in channel 0 cannot be used as a compare match register. Similarly, when TCORB3 in channel 3 is used for input capture, TCORB2 in channel 2 cannot be used as a compare match register. Setting Input Capture Operation in 16-Bit Count Mode * Channels 0 and 1: In 16-bit count mode, TCORB0 and TCORB1 function as a 16-bit input capture register when the ICE bit is set to 1 in 8TCSR1. Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO1) with bits OIS3 and OIS2 in 8TCSR0. (In 16-bit count mode, the settings of bits OIS3 and OIS2 in 8TCSR1 are ignored.) Select the input clock with bits CKS2 to CKS0 in 8TCR1, and start the 8TCNT count. * Channels 2 and 3: In 16-bit count mode, TCORB2 and TCORB3 function as a 16-bit input capture register when the ICE bit is set to 1 in 8TCSR3.
Rev.4.00 Aug. 20, 2007 Page 268 of 638 REJ09B0395-0400
9. 8-Bit Timers
Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO3) with bits OIS3 and OIS2 in 8TCSR2. (In 16-bit count mode, the settings of bits OIS3 and OIS2 in 8TCSR3 are ignored.) Select the input clock with bits CKS2 to CKS0 in 8TCR3, and start the 8TCNT count.
9.5
9.5.1
Interrupt
Interrupt Sources
The 8-bit timer unit can generate three types of interrupt: compare match A and B (CMIA and CMIB) and overflow (TOVI). Table 9.5 shows the interrupt sources and their priority order. Each interrupt source is enabled or disabled by the corresponding interrupt enable bit in 8TCR. A separate interrupt request signal is sent to the interrupt controller by each interrupt source. Table 9.5 Types of 8-Bit Timer Interrupt Sources and Priority Order
Description Interrupt by CMFA Interrupt by CMFB Interrupt by OVF Low Priority High
Interrupt Source CMIA CMIB TOVI
For compare match interrupts CMIA1/CMIB1 and CMIA3/CMIB3 and the overflow interrupts (TOVI0/TOVI1 and TOVI2/TOVI3), one vector is shared by two interrupts. Table 9.6 lists the interrupt sources.
Rev.4.00 Aug. 20, 2007 Page 269 of 638 REJ09B0395-0400
9. 8-Bit Timers
Table 9.6
Channel 0
8-Bit Timer Interrupt Sources
Interrupt Source CMIA0 CMIB0 Description TCORA0 compare match TCORB0 compare match/input capture TCORA1 compare match, or TCORB1 compare match/input capture Counter 0 or counter 1 overflow TCORA2 compare match TCORB2 compare match/input capture TCORA3 compare match, or TCORB3 compare match/input capture Counter 2 or counter 3 overflow
1 0, 1 2
CMIA1/CMIB1 TOVI0/TOVI1 CMIA2 CMIB2
3 2, 3
CMIA3/CMIB3 TOVI2/TOVI3
9.5.2
A/D Converter Activation
The A/D converter can only be activated by channel 0 compare match A. If the ADTE bit setting is 1 when the CMFA flag in 8TCSR0 is set to 1 by generation of channel 0 compare match A, an A/D conversion start request will be issued to the A/D converter. If the TRGE bit in ADCR is 1 at this time, the A/D converter will be started. If the ADTE bit in 8TCSR0 is 1, A/D converter external trigger pin (ADTRG) input is disabled.
Rev.4.00 Aug. 20, 2007 Page 270 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.6
8-Bit Timer Application Example
Figure 9.17 shows how the 8-bit timer module can be used to output pulses with any desired duty cycle. The settings for this example are as follows: * Clear the CCLR1 bit to 0 and set the CCLR0 bit to 1 in 8TCR so that 8TCNT is cleared by a TCORA compare match. * Set bits OIS3, OIS2, OS1, and OS0 to (0110) in 8TCSR so that 1 is output on a TCORA compare match and 0 is output on a TCORB compare match. The above settings enable a waveform with the cycle determined by TCORA and the pulse width detected by TCORB to be output without software intervention.
8TCNT H'FF TCORA TCORB H'00 Counter clear
TMO
Figure 9.17 Example of Pulse Output
Rev.4.00 Aug. 20, 2007 Page 271 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7
Usage Notes
Note that the following kinds of contention can occur in 8-bit timer operation. 9.7.1 Contention between 8TCNT Write and Clear
If a timer counter clear signal occurs in the T3 state of a 8TCNT write cycle, clearing of the counter takes priority and the write is not performed. Figure 9.18 shows the timing in this case.
8TCNT write cycle T1 T2 T3
Address bus
8TCNT address
Internal write signal
Counter clear signal
8TCNT
N
H'00
Figure 9.18 Contention between 8TCNT Write and Clear
Rev.4.00 Aug. 20, 2007 Page 272 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.2
Contention between 8TCNT Write and Increment
If an increment pulse occurs in the T3 state of a 8TCNT write cycle, writing takes priority and 8TCNT is not incremented. Figure 9.19 shows the timing in this case.
8TCNT write cycle T1 T2 T3
Address bus
8 TCNT address
Internal write signal
8TCNT input clock
8TCNT
N 8TCNT write data
M
Figure 9.19 Contention between 8TCNT Write and Increment
Rev.4.00 Aug. 20, 2007 Page 273 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.3
Contention between TCOR Write and Compare Match
If a compare match occurs in the T3 state of a TCOR write cycle, writing takes priority and the compare match signal is inhibited. Figure 9.20 shows the timing in this case.
TCOR write cycle T1 T2 T3
Address bus
TCOR address
Internal write signal
8TCNT
N
N+1
TCOR
N TCOR write data
M
Compare match signal
Inhibited
Figure 9.20 Contention between TCOR Write and Compare Match
Rev.4.00 Aug. 20, 2007 Page 274 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.4
Contention between TCOR Read and Input Capture
If an input capture signal occurs in the T3 state of a TCOR read cycle, the value before input capture is read. Figure 9.21 shows the timing in this case.
TCORB read cycle T1 T2 T3
Address bus
TCORB address
Internal read signal
Input capture signal
TCORB
N
M
Internal data bus
N
Figure 9.21 Contention between TCOR Read and Input Capture
Rev.4.00 Aug. 20, 2007 Page 275 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.5
Contention between Counter Clearing by Input Capture and Counter Increment
If an input capture signal and counter increment signal occur simultaneously, counter clearing by the input capture signal takes priority and the counter is not incremented. The value before the counter is cleared is transferred to TCORB. Figure 9.22 shows the timing in this case.
Input capture signal
Counter clear signal
8TCNT internal clock
8TCNT
N
H'00
TCORB
X
N
Figure 9.22 Contention between Counter Clearing by Input Capture and Counter Increment
Rev.4.00 Aug. 20, 2007 Page 276 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.6
Contention between TCOR Write and Input Capture
If an input capture signal occurs in the T3 state of a TCOR write cycle, input capture takes priority and the write to TCOR is not performed. Figure 9.23 shows the timing in this case.
TCOR write cycle T1 T2 T3
Address bus
TCOR address
Internal write signal
Input capture signal
8TCNT
M
TCOR
X
M
Figure 9.23 Contention between TCOR Write and Input Capture
Rev.4.00 Aug. 20, 2007 Page 277 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.7
Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode (Cascaded Connection)
If an increment pulse occurs in the T2 or T3 state of an 8TCNT byte write cycle in 16-bit count mode, the counter write takes priority and the byte data for which the write was performed is not incremented. The byte data for which a write was not performed is incremented. Figure 9.24 shows the timing when an increment pulse occurs in the T2 state of a byte write to 8TCNT (upper byte). If an increment pulse occurs in the T2 state, on the other hand, the increment takes priority.
8TCNT (upper byte) byte write cycle T1 T2 T3
Address bus
8TCNTH address
Internal write signal
8TCNT input clock
8TCNT (upper byte)
N
N+1
8TCNT write data
8TCNT (lower byte)
X
X+1
Figure 9.24 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode
Rev.4.00 Aug. 20, 2007 Page 278 of 638 REJ09B0395-0400
9. 8-Bit Timers
9.7.8
Contention between Compare Matches A and B
If compare matches A and B occur at the same time, the 8-bit timer operates according to the relative priority of the output states set for compare match A and compare match B, as shown in Table 9.7. Table 9.7 Timer Output Priority Order
Priority High
Output Setting Toggle output 1 output 0 output No change
Low
9.7.9
8TCNT Operation and Internal Clock Source Switchover
Switching internal clock sources may cause 8TCNT to increment, depending on the switchover timing. Table 9.8 shows the relation between the time of the switchover (by writing to bits CKS1 and CKS0) and the operation of 8TCNT. The 8TCNT input clock is generated from the internal clock source by detecting the rising edge of the internal clock. If a switchover is made from a low clock source to a high clock source, as in case No. 3 in Table 9.8, the switchover will be regarded as a falling edge, a 8TCNT clock pulse will be generated, and 8TCNT will be incremented. 8TCNT may also be incremented when switching between internal and external clocks.
Rev.4.00 Aug. 20, 2007 Page 279 of 638 REJ09B0395-0400
9. 8-Bit Timers
Table 9.8
No. 1
Internal Clock Switchover and 8TCNT Operation
8TCNT Operation
1
CKS1 and CKS0 Write Timing High high switchover*
Old clock source New clock source 8TCNT clock
8TCNT
N CKS bits rewritten
N+1
2
High low switchover*
2
Old clock source New clock source
8TCNT clock
8TCNT
N
N+1
N+2
CKS bits rewritten
3
Low high switchover*
3
Old clock source New clock source
*4
8TCNT clock
8TCNT
N
N+1 CKS bits rewritten
N+2
Rev.4.00 Aug. 20, 2007 Page 280 of 638 REJ09B0395-0400
9. 8-Bit Timers CKS1 and CKS0 Write Timing Low low switchover*
4
No. 4
8TCNT Operation
Old clock source New clock source 8TCNT clock
8TCNT
N
N+1
N+2 CKS bits rewritten
Notes: 1. Including switchovers from the high level to the halted state, and from the halted state to the high level. 2. Including switchover from the halted state to the low level. 3. Including switchover from the low level to the halted state. 4. The switchover is regarded as a rising edge, causing 8TCNT to increment.
Rev.4.00 Aug. 20, 2007 Page 281 of 638 REJ09B0395-0400
9. 8-Bit Timers
Rev.4.00 Aug. 20, 2007 Page 282 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Section 10 Programmable Timing Pattern Controller (TPC)
10.1 Overview
The H8/3008 has a built-in programmable timing pattern controller (TPC) that provides pulse outputs by using the 16-bit timer as a time base. The TPC pulse outputs are divided into 4-bit groups (group 3 to group 0) that can operate simultaneously and independently. 10.1.1 Features
TPC features are listed below. * 16-bit output data Maximum 16-bit data can be output. TPC output can be enabled on a bit-by-bit basis. * Four output groups Output trigger signals can be selected in 4-bit groups to provide up to four different 4-bit outputs. * Selectable output trigger signals Output trigger signals can be selected for each group from the compare match signals of three 16-bit timer channels. * Non-overlap mode A non-overlap margin can be provided between pulse outputs.
Rev.4.00 Aug. 20, 2007 Page 283 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.1.2
Block Diagram
Figure 10.1 shows a block diagram of the TPC.
16-bit timer compare match signals
PADDR Control logic NDERA TPMR
PBDDR NDERB TPCR
TP15 TP14 TP13 TP12 TP11 TP10 TP 9 TP 8 TP 7 TP 6 TP 5 TP 4 TP 3 TP 2 TP 1 TP 0 Legend: TPMR: TPCR: NDERB: NDERA: PBDDR: PADDR: NDRB: NDRA: PBDR: PADR:
Pulse output pins, group 3 PBDR Pulse output pins, group 2 NDRB
Internal data bus
Pulse output pins, group 1 PADR Pulse output pins, group 0 NDRA
TPC output mode register TPC output control register Next data enable register B Next data enable register A Port B data direction register Port A data direction register Next data register B Next data register A Port B data register Port A data register
Figure 10.1 TPC Block Diagram
Rev.4.00 Aug. 20, 2007 Page 284 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.1.3
Pin Configuration
Table 10.1 summarizes the TPC output pins. Table 10.1 TPC Pins
Name TPC output 0 TPC output 1 TPC output 2 TPC output 3 TPC output 4 TPC output 5 TPC output 6 TPC output 7 TPC output 8 TPC output 9 TPC output 10 TPC output 11 TPC output 12 TPC output 13 TPC output 14 TPC output 15 Symbol TP0 TP1 TP2 TP3 TP4 TP5 TP6 TP7 TP8 TP9 TP10 TP11 TP12 TP13 TP14 TP15 I/O Output Output Output Output Output Output Output Output Output Output Output Output Output Output Output Output Group 3 pulse output Group 2 pulse output Group 1 pulse output Function Group 0 pulse output
Rev.4.00 Aug. 20, 2007 Page 285 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.1.4
Register Configuration
Table 10.2 summarizes the TPC registers. Table 10.2 TPC Registers
Address* H'EE009 H'FFFD9 H'EE00A H'FFFDA H'FFFA0 H'FFFA1 H'FFFA2 H'FFFA3 H'FFFA5/ 3 H'FFFA7* H'FFFA4/ 3 H'FFFA6*
1
Name Port A data direction register Port A data register Port B data direction register Port B data register TPC output mode register TPC output control register Next data enable register B Next data enable register A Next data register A Next data register B
Abbreviation PADDR PADR PBDDR PBDR TPMR TPCR NDERB NDERA NDRA NDRB
R/W W R/(W)* W R/(W)* R/W R/W R/W R/W R/W R/W
2 2
Initial Value H'00 H'00 H'00 H'00 H'F0 H'FF H'00 H'00 H'00 H'00
Notes: 1. Lower 20 bits of the address in advanced mode. 2. Bits used for TPC output cannot be written. 3. The NDRA address is H'FFFA5 when the same output trigger is selected for TPC output groups 0 and 1 by settings in TPCR. When the output triggers are different, the NDRA address is H'FFFA7 for group 0 and H'FFFA5 for group 1. Similarly, the address of NDRB is H'FFFA4 when the same output trigger is selected for TPC output groups 2 and 3 by settings in TPCR. When the output triggers are different, the NDRB address is H'FFFA6 for group 2 and H'FFFA4 for group 3.
Rev.4.00 Aug. 20, 2007 Page 286 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2
10.2.1
Register Descriptions
Port A Data Direction Register (PADDR)
PADDR is an 8-bit write-only register that selects input or output for each pin in port A.
Bit Initial value Read/Write 7 0 W 6 0 W 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
PA 7 DDR PA 6 DDR PA 5 DDR PA 4 DDR PA 3 DDR PA 2 DDR PA 1 DDR PA 0 DDR
Port A data direction 7 to 0 These bits select input or output for port A pins
Port A is multiplexed with pins TP7 to TP0. Bits corresponding to pins used for TPC output must be set to 1. For further information about PADDR, see section 7.11, Port A. 10.2.2 Port A Data Register (PADR)
PADR is an 8-bit readable/writable register that stores TPC output data for groups 0 and 1, when these TPC output groups are used.
Bit Initial value Read/Write 7 PA 7 0 R/(W) * 6 PA 6 0 R/(W) * 5 PA 5 0 R/(W) * 4 PA 4 0 R/(W) * 3 PA 3 0 R/(W) * 2 PA 2 0 R/(W) * 1 PA 1 0 R/(W) * 0 PA 0 0 R/(W) *
Port A data 7 to 0 These bits store output data for TPC output groups 0 and 1 Note: * Bits selected for TPC output by NDERA settings become read-only bits.
For further information about PADR, see section 7.11, Port A.
Rev.4.00 Aug. 20, 2007 Page 287 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.3
Port B Data Direction Register (PBDDR)
PBDDR is an 8-bit write-only register that selects input or output for each pin in port B.
Bit Initial value Read/Write 7 0 W 6 0 W 5 0 W 4 0 W 3 0 W 2 0 W 1 0 W 0 0 W
PB7 DDR PB6 DDR PB5 DDR PB4 DDR PB3 DDR PB2 DDR PB1 DDR PB0 DDR
Port B data direction 7 to 0 These bits select input or output for port B pins
Port B is multiplexed with pins TP15 to TP8. Bits corresponding to pins used for TPC output must be set to 1. For further information about PBDDR, see section 7.12, Port B. 10.2.4 Port B Data Register (PBDR)
PBDR is an 8-bit readable/writable register that stores TPC output data for groups 2 and 3, when these TPC output groups are used.
Bit Initial value Read/Write 7 PB 7 0 R/(W) * 6 PB 6 0 R/(W) * 5 PB 5 0 R/(W) * 4 PB 4 0 R/(W) * 3 PB 3 0 R/(W) * 2 PB 2 0 R/(W) * 1 PB 1 0 R/(W) * 0 PB 0 0 R/(W) *
Port B data 7 to 0 These bits store output data for TPC output groups 2 and 3 Note: * Bits selected for TPC output by NDERB settings become read-only bits.
For further information about PBDR, see section 7.12, Port B.
Rev.4.00 Aug. 20, 2007 Page 288 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.5
Next Data Register A (NDRA)
NDRA is an 8-bit readable/writable register that stores the next output data for TPC output groups 1 and 0 (pins TP7 to TP0). During TPC output, when an 16-bit timer compare match event specified in TPCR occurs, NDRA contents are transferred to the corresponding bits in PADR. The address of NDRA differs depending on whether TPC output groups 0 and 1 have the same output trigger or different output triggers. NDRA is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Same Trigger for TPC Output Groups 0 and 1: If TPC output groups 0 and 1 are triggered by the same compare match event, the NDRA address is H'FFFA5. The upper 4 bits belong to group 1 and the lower 4 bits to group 0. Address H'FFFA7 consists entirely of reserved bits that cannot be modified and always read 1. Address H'FFFA5
Bit Initial value Read/Write 7 NDR7 0 R/W 6 NDR6 0 R/W 5 NDR5 0 R/W 4 NDR4 0 R/W 3 NDR3 0 R/W 2 NDR2 0 R/W 1 NDR1 0 R/W 0 NDR0 0 R/W
Next data 7 to 4 These bits store the next output data for TPC output group 1
Next data 3 to 0 These bits store the next output data for TPC output group 0
Address H'FFFA7
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
Reserved bits
Rev.4.00 Aug. 20, 2007 Page 289 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Different Triggers for TPC Output Groups 0 and 1: If TPC output groups 0 and 1 are triggered by different compare match events, the address of the upper 4 bits of NDRA (group 1) is H'FFFA5 and the address of the lower 4 bits (group 0) is H'FFFA7. Bits 3 to 0 of address H'FFFA5 and bits 7 to 4 of address H'FFFA7 are reserved bits that cannot be modified and always read 1. Address H'FFFA5
Bit Initial value Read/Write 7 NDR7 0 R/W 6 NDR6 0 R/W 5 NDR5 0 R/W 4 NDR4 0 R/W 3 1 2 1 1 1 0 1
Next data 7 to 4 These bits store the next output data for TPC output group 1
Reserved bits
Address H'FFFA7
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 NDR3 0 R/W 2 NDR2 0 R/W 1 NDR1 0 R/W 0 NDR0 0 R/W
Reserved bits
Next data 3 to 0 These bits store the next output data for TPC output group 0
Rev.4.00 Aug. 20, 2007 Page 290 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.6
Next Data Register B (NDRB)
NDRB is an 8-bit readable/writable register that stores the next output data for TPC output groups 3 and 2 (pins TP15 to TP8). During TPC output, when an 16-bit timer compare match event specified in TPCR occurs, NDRB contents are transferred to the corresponding bits in PBDR. The address of NDRB differs depending on whether TPC output groups 2 and 3 have the same output trigger or different output triggers. NDRB is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Same Trigger for TPC Output Groups 2 and 3: If TPC output groups 2 and 3 are triggered by the same compare match event, the NDRB address is H'FFFA4. The upper 4 bits belong to group 3 and the lower 4 bits to group 2. Address H'FFFA6 consists entirely of reserved bits that cannot be modified and always read 1. Address H'FFFA4
Bit Initial value Read/Write 7 NDR15 0 R/W 6 NDR14 0 R/W 5 NDR13 0 R/W 4 NDR12 0 R/W 3 NDR11 0 R/W 2 NDR10 0 R/W 1 NDR9 0 R/W 0 NDR8 0 R/W
Next data 15 to 12 These bits store the next output data for TPC output group 3
Next data 11 to 8 These bits store the next output data for TPC output group 2
Address H'FFFA6
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
Reserved bits
Rev.4.00 Aug. 20, 2007 Page 291 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Different Triggers for TPC Output Groups 2 and 3: If TPC output groups 2 and 3 are triggered by different compare match events, the address of the upper 4 bits of NDRB (group 3) is H'FFFA4 and the address of the lower 4 bits (group 2) is H'FFFA6. Bits 3 to 0 of address H'FFFA4 and bits 7 to 4 of address H'FFFA6 are reserved bits that cannot be modified and always read 1. Address H'FFFA4
Bit Initial value Read/Write 7 NDR15 0 R/W 6 NDR14 0 R/W 5 NDR13 0 R/W 4 NDR12 0 R/W 3 1 2 1 1 1 0 1
Next data 15 to 12 These bits store the next output data for TPC output group 3
Reserved bits
Address H'FFFA6
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 NDR11 0 R/W 2 NDR10 0 R/W 1 NDR9 0 R/W 0 NDR8 0 R/W
Reserved bits
Next data 11 to 8 These bits store the next output data for TPC output group 2
Rev.4.00 Aug. 20, 2007 Page 292 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.7
Next Data Enable Register A (NDERA)
NDERA is an 8-bit readable/writable register that enables or disables TPC output groups 1 and 0 (TP7 to TP0) on a bit-by-bit basis.
Bit Initial value Read/Write 7 NDER7 0 R/W 6 NDER6 0 R/W 5 NDER5 0 R/W 4 NDER4 0 R/W 3 NDER3 0 R/W 2 NDER2 0 R/W 1 NDER1 0 R/W 0 NDER0 0 R/W
Next data enable 7 to 0 These bits enable or disable TPC output groups 1 and 0
If a bit is enabled for TPC output by NDERA, then when the 16-bit timer compare match event selected in the TPC output control register (TPCR) occurs, the NDRA value is automatically transferred to the corresponding PADR bit, updating the output value. If TPC output is disabled, the bit value is not transferred from NDRA to PADR and the output value does not change. NDERA is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0--Next Data Enable 7 to 0 (NDER7 to NDER0): These bits enable or disable TPC output groups 1 and 0 (TP7 to TP0) on a bit-by-bit basis.
Bits 7 to 0 NDER7 to NDER0 0 1 Description TPC outputs TP7 to TP0 are disabled (NDR7 to NDR0 are not transferred to PA7 to PA0) TPC outputs TP7 to TP0 are enabled (NDR7 to NDR0 are transferred to PA7 to PA0) (Initial value)
Rev.4.00 Aug. 20, 2007 Page 293 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.8
Next Data Enable Register B (NDERB)
NDERB is an 8-bit readable/writable register that enables or disables TPC output groups 3 and 2 (TP15 to TP8) on a bit-by-bit basis.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 NDER8 0 R/W
NDER15 NDER14 NDER13 NDER12 NDER11 NDER10 NDER9
Next data enable 15 to 8 These bits enable or disable TPC output groups 3 and 2
If a bit is enabled for TPC output by NDERB, then when the 16-bit timer compare match event selected in the TPC output control register (TPCR) occurs, the NDRB value is automatically transferred to the corresponding PBDR bit, updating the output value. If TPC output is disabled, the bit value is not transferred from NDRB to PBDR and the output value does not change. NDERB is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0--Next Data Enable 15 to 8 (NDER15 to NDER8): These bits enable or disable TPC output groups 3 and 2 (TP15 to TP8) on a bit-by-bit basis.
Bits 7 to 0 NDER15 to NDER8 0 1 Description TPC outputs TP15 to TP8 are disabled (NDR15 to NDR8 are not transferred to PB7 to PB0) TPC outputs TP15 to TP8 are enabled (NDR15 to NDR8 are transferred to PB7 to PB0) (Initial value)
Rev.4.00 Aug. 20, 2007 Page 294 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.9
TPC Output Control Register (TPCR)
TPCR is an 8-bit readable/writable register that selects output trigger signals for TPC outputs on a group-by-group basis.
Bit Initial value Read/Write 7 1 R/W 6 1 R/W 5 1 R/W 4 1 R/W 3 1 R/W 2 1 R/W 1 1 R/W 0 1 R/W
G3CMS1 G3CMS0 G2CMS1 G2CMS0 G1CMS1 G1CMS0 G0CMS1 G0CMS0
Group 3 compare match select 1 and 0 These bits select the compare match Group 2 compare event that triggers match select 1 and 0 TPC output group 3 These bits select (TP15 to TP12) the compare match event that triggers TPC output group 2 (TP11 to TP8)
Group 1 compare match select 1 and 0 These bits select the compare match Group 0 compare event that triggers match select 1 and 0 TPC output group 1 These bits select (TP7 to TP4) the compare match event that triggers TPC output group 0 (TP3 to TP0)
TPCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode.
Rev.4.00 Aug. 20, 2007 Page 295 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Bits 7 and 6--Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits select the compare match event that triggers TPC output group 3 (TP15 to TP12).
Bit 7 G3CMS1 0 Bit 6 G3CMS0 0 1 1 0 1 Description TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 0 TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 1 TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 2 TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 2 (Initial value)
Bits 5 and 4--Group 2 Compare Match Select 1 and 0 (G2CMS1, G2CMS0): These bits select the compare match event that triggers TPC output group 2 (TP11 to TP8).
Bit 5 G2CMS1 0 Bit 4 G2CMS0 0 1 1 0 1 Description TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 0 TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 1 TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 2 TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 2 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 296 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Bits 3 and 2--Group 1 Compare Match Select 1 and 0 (G1CMS1, G1CMS0): These bits select the compare match event that triggers TPC output group 1 (TP7 to TP4).
Bit 3 G1CMS1 0 Bit 2 G1CMS0 0 1 1 0 1 Description TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 0 TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 1 TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 2 TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 2 (Initial value)
Bits 1 and 0--Group 0 Compare Match Select 1 and 0 (G0CMS1, G0CMS0): These bits select the compare match event that triggers TPC output group 0 (TP3 to TP0).
Bit 1 G0CMS1 0 Bit 0 G0CMS0 0 1 1 0 1 Description TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 0 TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 1 TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 2 TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 2 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 297 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.2.10 TPC Output Mode Register (TPMR) TPMR is an 8-bit readable/writable register that selects normal or non-overlapping TPC output for each group.
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 0 R/W 2 0 R/W 1 0 R/W 0 0 R/W
G3NOV G2NOV
G1NOV G0NOV
Reserved bits Group 3 non-overlap Selects non-overlapping TPC output for group 3 (TP15 to TP12) Group 2 non-overlap Selects non-overlapping TPC output for group 2 (TP11 to TP8 ) Group 1 non-overlap Selects non-overlapping TPC output for group 1 (TP7 to TP4 ) Group 0 non-overlap Selects non-overlapping TPC output for group 0 (TP3 to TP0 )
The output trigger period of a non-overlapping TPC output waveform is set in general register B (GRB) in the 16-bit timer channel selected for output triggering. The non-overlap margin is set in general register A (GRA). The output values change at compare match A and B. For details see section 10.3.4, Non-Overlapping TPC Output. TPMR is initialized to H'F0 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 4--Reserved: These bits cannot be modified and are always read as 1.
Rev.4.00 Aug. 20, 2007 Page 298 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Bit 3--Group 3 Non-Overlap (G3NOV): Selects normal or non-overlapping TPC output for group 3 (TP15 to TP12).
Bit 3 G3NOV 0 1 Description Normal TPC output in group 3 (output values change at compare match A in the selected 16-bit timer channel) Non-overlapping TPC output in group 3 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) (Initial value)
Bit 2--Group 2 Non-Overlap (G2NOV): Selects normal or non-overlapping TPC output for group 2 (TP11 to TP8).
Bit 2 G2NOV 0 1 Description Normal TPC output in group 2 (output values change at compare match A in the selected 16-bit timer channel) Non-overlapping TPC output in group 2 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) (Initial value)
Bit 1--Group 1 Non-Overlap (G1NOV): Selects normal or non-overlapping TPC output for group 1 (TP7 to TP4).
Bit 1 G1NOV 0 1 Description Normal TPC output in group 1 (output values change at compare match A in the selected 16-bit timer channel) Non-overlapping TPC output in group 1 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) (Initial value)
Bit 0--Group 0 Non-Overlap (G0NOV): Selects normal or non-overlapping TPC output for group 0 (TP3 to TP0).
Bit 0 G0NOV 0 1 Description Normal TPC output in group 0 (output values change at compare match A in the selected 16-bit timer channel) Non-overlapping TPC output in group 0 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) (Initial value)
Rev.4.00 Aug. 20, 2007 Page 299 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.3
10.3.1
Operation
Overview
When corresponding bits in PADDR or PBDDR and NDERA or NDERB are set to 1, TPC output is enabled. The TPC output initially consists of the corresponding PADR or PBDR contents. When a compare-match event selected in TPCR occurs, the corresponding NDRA or NDRB bit contents are transferred to PADR or PBDR to update the output values. Figure 10.2 illustrates the TPC output operation. Table 10.3 summarizes the TPC operating conditions.
DDR Q
NDER Q Output trigger signal
C Q TPC output pin DR D Q NDR D Internal data bus
Figure 10.2 TPC Output Operation Table 10.3 TPC Operating Conditions
NDER 0 DDR 0 1 1 0 1 Pin Function Generic input port Generic output port Generic input port (but the DR bit is a read-only bit, and when compare match occurs, the NDR bit value is transferred to the DR bit) TPC pulse output
Sequential output of up to 16-bit patterns is possible by writing new output data to NDRA and NDRB before the next compare match. For information on non-overlapping operation, see section 10.3.4, Non-Overlapping TPC Output.
Rev.4.00 Aug. 20, 2007 Page 300 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.3.2
Output Timing
If TPC output is enabled, NDRA/NDRB contents are transferred to PADR/PBDR and output when the selected compare match event occurs. Figure 10.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A.
TCNT
N
N+1
GRA Compare match A signal
N
NDRB
n
PBDR TP8 to TP15
m m
n n
Figure 10.3 Timing of Transfer of Next Data Register Contents and Output (Example)
Rev.4.00 Aug. 20, 2007 Page 301 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.3.3
Normal TPC Output
Sample Setup Procedure for Normal TPC Output: Figure 10.4 shows a sample procedure for setting up normal TPC output.
Normal TPC output
Select GR functions Set GRA value Select counting operation Select interrupt request
1 2 3 4
1. 2. 3.
Set TIOR to make GRA an output compare register (with output inhibited). Set the TPC output trigger period. Select the counter clock source with bits TPSC2 to TPSC0 in TCR. Select the counter clear source with bits CCLR1 and CCLR0. Enable the IMFA interrupt in TISRA. Set the initial output values in the DR bits of the input/output port pins to be used for TPC output. Set the DDR bits of the input/output port pins to be used for TPC output to 1. Set the NDER bits of the pins to be used for TPC output to 1. Select the 16-bit timer compare match event to be used as the TPC output trigger in TPCR. Set the next TPC output values in the NDR bits.
16-bit timer setup
4. Set initial output data Select port output Port and TPC setup Enable TPC output Select TPC output trigger Set next TPC output data 16-bit timer setup 5 6 7 8 9 6. 7. 8. 5.
Start counter
10 9. No
Compare match? Yes Set next TPC output data
10. Set the STR bit to 1 in TSTR to start the timer counter. 11. At each IMFA interrupt, set the next output values in the NDR bits.
11
Figure 10.4 Setup Procedure for Normal TPC Output (Example)
Rev.4.00 Aug. 20, 2007 Page 302 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Example of Normal TPC Output (Example of Five-Phase Pulse Output): Figure 10.5 shows an example in which the TPC is used for cyclic five-phase pulse output.
TCNT value TCNT GRA Compare match
H'0000 NDRB 80 C0 40 60 20 30 10 18 08 88 80 C0 40
Time
PBDR
00
80
C0
40
60
20
30
10
18
08
88
80
C0
TP15
TP14 TP13 TP12
TP11
1. The 16-bit timer channel to be used as the output trigger channel is set up so that GRA is an output compare register and the counter will be cleared by compare match A. The trigger period is set in GRA. The IMIEA bit is set to 1 in TISRA to enable the compare match A interrupt. 2. H'F8 is written in PBDDR and NDERB, and bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 are set in TPCR to select compare match in the 16-bit timer channel set up in step 1 as the output trigger. Output data H'80 is written in NDRB. 3. The timer counter in this 16-bit timer channel is started. When compare match A occurs, the NDRB contents are transferred to PBDR and output. The compare match/input capture A (IMFA) interrupt service routine writes the next output data (H'C0) in NDRB. 4. Five-phase overlapping pulse output (one or two phases active at a time) can be obtained by writing H'40, H'60, H'20, H'30, H'10, H'18, H'08, H'88... at successive IMFA interrupts.
Figure 10.5 Normal TPC Output Example (Five-Phase Pulse Output)
Rev.4.00 Aug. 20, 2007 Page 303 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.3.4
Non-Overlapping TPC Output
Sample Setup Procedure for Non-Overlapping TPC Output: Figure 10.6 shows a sample procedure for setting up non-overlapping TPC output.
Non-overlapping TPC output Select GR functions Set GR values Select counting operation Select interrupt requests 1 2 3 4 1. Set TIOR to make GRA and GRB output compare registers (with output inhibited). 2. Set the TPC output trigger period in GRB and the non-overlap margin in GRA. 3. Select the counter clock source with bits TPSC2 to TPSC0 in TCR. Select the counter clear source with bits CCLR1 and CCLR0. 4. Enable the IMFA interrupt in TISRA. Set initial output data Set up TPC output Enable TPC transfer Port and TPC setup Select TPC transfer trigger Select non-overlapping groups Set next TPC output data 5 6 7 8 9 10 5. Set the initial output values in the DR bits of the input/output port pins to be used for TPC output. 6. Set the DDR bits of the input/output port pins to be used for TPC output to 1. 7. Set the NDER bits of the pins to be used for TPC output to 1. 8. In TPCR, select the 16-bit timer compare match event to be used as the TPC output trigger. 9. In TPMR, select the groups that will operate in non-overlap mode. Start counter 11 10. Set the next TPC output values in the NDR bits. 11. Set the STR bit to 1 in TSTR to start the timer counter. 12. At each IMFA interrupt, write the next output value in the NDR bits. 12
16-bit timer setup
16-bit timer setup
Compare match A? Yes Set next TPC output data
No
Figure 10.6 Setup Procedure for Non-Overlapping TPC Output (Example)
Rev.4.00 Aug. 20, 2007 Page 304 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Example of Non-Overlapping TPC Output (Example of Four-Phase Complementary NonOverlapping Output): Figure 10.7 shows an example of the use of TPC output for four-phase complementary non-overlapping pulse output.
TCNT value GRB GRA H'0000 NDRB 95 65 59 56 95 65 Time TCNT
PBDR
00
95
05
65
41
59
50
56
14
95
05
65
Non-overlap margin TP15
TP14 TP13 TP12
TP11 TP10 TP9 TP8 1. The 16-bit timer channel to be used as the output trigger channel is set up so that GRA and GRB are output compare registers and the counter will be cleared by compare match B. The TPC output trigger period is set in GRB. The non-overlap margin is set in GRA. The IMIEA bit is set to 1 in TISRA to enable IMFA interrupts. 2. H'FF is written in PBDDR and NDERB, and bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 are set in TPCR to select compare match in the 16-bit timer channel set up in step 1 as the output trigger. Bits G3NOV and G2NOV are set to 1 in TPMR to select non-overlapping output. Output data H'95 is written in NDRB. 3. The timer counter in this 16-bit timer channel is started. When compare match B occurs, outputs change from 1 to 0. When compare match A occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value of GRA). The IMFA interrupt service routine writes the next output data (H'65) in NDRB. 4. Four-phase complementary non-overlapping pulse output can be obtained by writing H'59, H'56, H'95... at successive IMFA interrupts.
Figure 10.7 Non-Overlapping TPC Output Example (Four-Phase Complementary Non-Overlapping Pulse Output)
Rev.4.00 Aug. 20, 2007 Page 305 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.3.5
TPC Output Triggering by Input Capture
TPC output can be triggered by 16-bit timer input capture as well as by compare match. If GRA functions as an input capture register in the 16-bit timer channel selected in TPCR, TPC output will be triggered by the input capture signal. Figure 10.8 shows the timing.
TIOC pin Input capture signal NDR N
DR
M
N
Figure 10.8 TPC Output Triggering by Input Capture (Example)
Rev.4.00 Aug. 20, 2007 Page 306 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
10.4
10.4.1
Usage Notes
Operation of TPC Output Pins
TP0 to TP15 are multiplexed with 16-bit timer, address bus, and other pin functions. When 16-bit timer, or address bus output is enabled, the corresponding pins cannot be used for TPC output. The data transfer from NDR bits to DR bits takes place, however, regardless of the usage of the pin. Pin functions should be changed only under conditions in which the output trigger event will not occur. 10.4.2 Note on Non-Overlapping Output
During non-overlapping operation, the transfer of NDR bit values to DR bits takes place as follows. 1. NDR bits are always transferred to DR bits at compare match A. 2. At compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 10.9 illustrates the non-overlapping TPC output operation.
DDR Q
NDER Q Compare match A Compare match B
C Q TPC output pin DR D Q NDR D
Figure 10.9 Non-Overlapping TPC Output
Rev.4.00 Aug. 20, 2007 Page 307 of 638 REJ09B0395-0400
10. Programmable Timing Pattern Controller (TPC)
Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlap margin). This can be accomplished by having the IMFA interrupt service routine write the next data in NDR. The next data must be written before the next compare match B occurs. Figure 10.10 shows the timing relationships.
Compare match A Compare match B NDR write NDR write
NDR
DR 0 output 0/1 output Write to NDR in this interval Do not write to NDR in this interval Do not write to NDR in this interval 0 output 0/1 output Write to NDR in this interval
Figure 10.10 Non-Overlapping Operation and NDR Write Timing
Rev.4.00 Aug. 20, 2007 Page 308 of 638 REJ09B0395-0400
11. Watchdog Timer
Section 11 Watchdog Timer
11.1 Overview
The H8/3008 has an on-chip watchdog timer (WDT). The WDT has two selectable functions: it can operate as a watchdog timer to supervise system operation, or it can operate as an interval timer. As a watchdog timer, it generates a reset signal for the H8/3008 chip if a system crash allows the timer counter (TCNT) to overflow before being rewritten. In interval timer operation, an interval timer interrupt is requested at each TCNT overflow. 11.1.1 Features
WDT features are listed below. * Selection of eight counter clock sources /2, /32, /64, /128, /256, /512, /2048, or /4096 * Interval timer option * Timer counter overflow generates a reset signal or interrupt. The reset signal is generated in watchdog timer operation. An interval timer interrupt is generated in interval timer operation. * Watchdog timer reset signal resets the entire H8/3008 internally, and can also be output externally. The reset signal generated by timer counter overflow during watchdog timer operation resets the entire H8/3008 internally. An external reset signal can be output from the RESO pin to reset other system devices simultaneously.
Rev.4.00 Aug. 20, 2007 Page 309 of 638 REJ09B0395-0400
11. Watchdog Timer
11.1.2
Block Diagram
Figure 11.1 shows a block diagram of the WDT.
Overflow TCNT Interrupt signal (interval timer) Interrupt control TCSR Read/ write control Internal data bus
RSTCSR
Internal clock sources /2 /32 /64 Clock Clock selector /128 /256 /512 /2048 /4096
Reset (internal, external)
Reset control
Legend: TCNT: Timer counter TCSR: Timer control/status register RSTCSR: Reset control/status register
Figure 11.1 WDT Block Diagram 11.1.3 Pin Configuration
Table 11.1 describes the WDT output pin. Table 11.1 WDT Pin
Name Reset output Note: * Abbreviation RESO Open-drain output. I/O Output* Function External output of the watchdog timer reset signal
Rev.4.00 Aug. 20, 2007 Page 310 of 638 REJ09B0395-0400
11. Watchdog Timer
11.1.4
Register Configuration
Table 11.2 summarizes the WDT registers. Table 11.2 WDT Registers
Address* Write*
2 1
Read
Name
Abbreviation TCSR TCNT RSTCSR
R/W R/(W)* R/W R/(W)*
3 3
Initial Value H'18 H'00 H'3F
H'FFF8C H'FFF8C Timer control/status register H'FFF8D Timer counter H'FFF8E H'FFF8F Reset control/status register
Notes: 1. Lower 20 bits of the address in advanced mode. 2. Write word data starting at this address. 3. Only 0 can be written in bit 7, to clear the flag.
11.2
11.2.1
Register Descriptions
Timer Counter (TCNT)
TCNT is an 8-bit readable and writable up-counter.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 0 R/W
Note: The method for writing to TCNT is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access.
When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from an internal clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from H'FF to H'00), the OVF bit is set to 1 in TCSR. TCNT is initialized to H'00 by a reset and when the TME bit is cleared to 0.
Rev.4.00 Aug. 20, 2007 Page 311 of 638 REJ09B0395-0400
11. Watchdog Timer
11.2.2
Timer Control/Status Register (TCSR)
TCSR is an 8-bit readable and writable register. Its functions include selecting the timer mode and clock source.
Bit Initial value Read/Write 7 OVF 0 R/(W)* 6 WT/IT 0 R/W 5 TME 0 R/W 4 1 3 1 2 CKS2 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W
Clock select These bits select the TCNT clock source Reserved bits Timer enable Selects whether TCNT runs or halts Timer mode select Selects the mode Overflow flag Status flag indicating overflow
Notes: The method for writing to TCSR is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access. * Only 0 can be written, to clear the flag.
Bits 7 to 5 are initialized to 0 by a reset and in standby mode. Bits 2 to 0 are initialized to 0 by a reset. In software standby mode bits 2 to 0 are not initialized, but retain their previous values. Bit 7--Overflow Flag (OVF): This status flag indicates that the timer counter has overflowed from H'FF to H'00.
Bit 7 OVF 0 1 Description [Clearing condition] Cleared by reading OVF when OVF = 1, then writing 0 in OVF [Setting condition] Set when TCNT changes from H'FF to H'00 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 312 of 638 REJ09B0395-0400
11. Watchdog Timer
Bit 6--Timer Mode Select (WT/IT): Selects whether to use the WDT as a watchdog timer or interval timer. If used as an interval timer, the WDT generates an interval timer interrupt request when TCNT overflows. If used as a watchdog timer, the WDT generates a reset signal when TCNT overflows.
Bit 6 WT/IT 0 1 Description Interval timer: requests interval timer interrupts Watchdog timer: generates a reset signal (Initial value)
Bit 5--Timer Enable (TME): Selects whether TCNT runs or is halted. When WT/IT = 1, clear the software standby bit (SSBY) to 0 in SYSCR before setting TME. When setting SSBY to 1, TME should be cleared to 0.
Bit 5 TME 0 1 Description TCNT is initialized to H'00 and halted TCNT is counting (Initial value)
Bits 4 and 3--Reserved: These bits cannot be modified and are always read as 1. Bits 2 to 0--Clock Select 2 to 0 (CKS2 to CKS0): These bits select one of eight internal clock sources, obtained by prescaling the system clock (), for input to TCNT.
Bit 2 CKS2 0 Bit 1 CKS1 0 Bit 0 CKS0 0 1 1 0 1 1 0 0 1 1 0 1 Description /2 /32 /64 /128 /256 /512 /2048 /4096 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 313 of 638 REJ09B0395-0400
11. Watchdog Timer
11.2.3
Reset Control/Status Register (RSTCSR)
RSTCSR is an 8-bit readable and writable register that indicates when a reset signal has been generated by watchdog timer overflow, and controls external output of the reset signal.
Bit Initial value Read/Write 7 WRST 0 R/(W)* 6 RSTOE 0 R/W 5 1 4 1 3 1 2 1 1 1 0 1
Reserved bits Reset output enable Enables or disables external output of the reset signal Watchdog timer reset Indicates that a reset signal has been generated
Notes: The method for writing to RSTCSR is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access. * Only 0 can be written in bit 7, to clear the flag.
Bits 7 and 6 are initialized by input of a reset signal at the RES pin. They are not initialized by reset signals generated by watchdog timer overflow. Bit 7--Watchdog Timer Reset (WRST): During watchdog timer operation, this bit indicates that TCNT has overflowed and generated a reset signal. This reset signal resets the entire H8/3008 chip internally. If bit RSTOE is set to 1, this reset signal is also output (low) at the RESO pin to initialize external system devices. Note that there is no RESO pin in the versions with on-chip flash memory.
Bit 7 WRST 0 Description [Clearing conditions] * * 1 Reset signal at RES pin. Read WRST when WRST =1, then write 0 in WRST. (Initial value)
[Setting condition] Set when TCNT overflow generates a reset signal during watchdog timer operation
Rev.4.00 Aug. 20, 2007 Page 314 of 638 REJ09B0395-0400
11. Watchdog Timer
Bit 6--Reset Output Enable (RSTOE): Enables or disables external output at the RESO pin of the reset signal generated if TCNT overflows during watchdog timer operation. Note that there is no RESO pin in the versions with on-chip flash memory.
Bit 6 RSTOE Description 0 1 Reset signal is not output externally Reset signal is output externally (Initial value)
Bits 5 to 0--Reserved: These bits cannot be modified and are always read as 1. 11.2.4 Notes on Register Access
The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write. The procedures for writing and reading these registers are given below. Writing to TCNT and TCSR: These registers must be written by a word transfer instruction. They cannot be written by byte instructions. Figure 11.2 shows the format of data written to TCNT and TCSR. TCNT and TCSR both have the same write address. The write data must be contained in the lower byte of the written word. The upper byte must contain H'5A (password for TCNT) or H'A5 (password for TCSR). This transfers the write data from the lower byte to TCNT or TCSR.
TCNT write Address H'FFF8C * 15 H'5A 87 Write data 0
TCSR write Address H'FFF8C *
15 H'A5
87 Write data
0
Note: * Lower 20 bits of the address in advanced mode.
Figure 11.2 Format of Data Written to TCNT and TCSR
Rev.4.00 Aug. 20, 2007 Page 315 of 638 REJ09B0395-0400
11. Watchdog Timer
Writing to RSTCSR: RSTCSR must be written by a word transfer instruction. It cannot be written by byte transfer instructions. Figure 11.3 shows the format of data written to RSTCSR. To write 0 in the WRST bit, the write data must have H'A5 in the upper byte and H'00 in the lower byte. The data (H'00) in the lower byte is written to RSTCSR, clearing the WRST bit to 0. To write to the RSTOE bit, the upper byte must contain H'5A and the lower byte must contain the write data. Writing this word transfers a write data value into the RSTOE bit.
Writing 0 in WRST bit Address H'FFF8E* 15 H'A5 87 H'00 0
Writing to RSTOE bit Address H'FFF8E*
15 H'5A
87 Write data
0
Note: * Lower 20 bits of the address in advanced mode.
Figure 11.3 Format of Data Written to RSTCSR Reading TCNT, TCSR, and RSTCSR: For reads of TCNT, TCSR, and RSTCSR, address H'FFF8C is assigned to TCSR, address H'FFF8D to TCNT, and address H'FFF8F to RSTCSR. These registers are therefore read like other registers. Byte transfer instructions can be used for reading. Table 11.3 lists the read addresses of TCNT, TCSR, and RSTCSR. Table 11.3 Read Addresses of TCNT, TCSR, and RSTCSR
Address* H'FFF8C H'FFF8D H'FFF8F Note: * Register TCSR TCNT RSTCSR Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 316 of 638 REJ09B0395-0400
11. Watchdog Timer
11.3
Operation
Operations when the WDT is used as a watchdog timer and as an interval timer are described below. 11.3.1 Watchdog Timer Operation
Figure 11.4 illustrates watchdog timer operation. To use the WDT as a watchdog timer, set the WT/IT and TME bits to 1 in TCSR. Software must prevent TCNT overflow by rewriting the TCNT value (normally by writing H'00) before overflow occurs. If TCNT fails to be rewritten and overflows due to a system crash etc., the H8/3008 is internally reset for a duration of 518 states. The watchdog reset signal can be externally output from the RESO pin to reset external system devices. The reset signal is output externally for 132 states. External output can be enabled or disabled by the RSTOE bit in RSTCSR. A watchdog reset has the same vector as a reset generated by input at the RES pin. Software can distinguish a RES reset from a watchdog reset by checking the WRST bit in RSTCSR. If a RES reset and a watchdog reset occur simultaneously, the RES reset takes priority.
WDT overflow
H'FF TCNT count value H'00
TME set to 1
OVF = 1 Start Internal reset signal H'00 written in TCNT Reset H'00 written in TCNT
518 states RESO
132 states
Figure 11.4 Operation in Watchdog Timer Mode
Rev.4.00 Aug. 20, 2007 Page 317 of 638 REJ09B0395-0400
11. Watchdog Timer
11.3.2
Interval Timer Operation
Figure 11.5 illustrates interval timer operation. To use the WDT as an interval timer, clear bit WT/IT to 0 and set bit TME to 1 in TCSR. An interval timer interrupt request is generated at each TCNT overflow. This function can be used to generate interval timer interrupts at regular intervals.
H'FF
TCNT count value Time t H'00 WT/ IT = 0 TME = 1
Interval timer interrupt
Interval timer interrupt
Interval timer interrupt
Interval timer interrupt
Figure 11.5 Interval Timer Operation 11.3.3 Timing of Setting of Overflow Flag (OVF)
Figure 11.6 shows the timing of setting of the OVF flag. The OVF flag is set to 1 when TCNT overflows. At the same time, a reset signal is generated in watchdog timer operation, or an interval timer interrupt is generated in interval timer operation.
TCNT
H'FF
H'00
Overflow signal
OVF
Figure 11.6 Timing of Setting of OVF
Rev.4.00 Aug. 20, 2007 Page 318 of 638 REJ09B0395-0400
11. Watchdog Timer
11.3.4
Timing of Setting of Watchdog Timer Reset Bit (WRST)
The WRST bit in RSTCSR is valid when bits WT/IT and TME are both set to 1 in TCSR. Figure 11.7 shows the timing of setting of WRST and the internal reset timing. The WRST bit is set to 1 when TCNT overflows and OVF is set to 1. At the same time an internal reset signal is generated for the entire H8/3008 chip. This internal reset signal clears OVF to 0, but the WRST bit remains set to 1. The reset routine must therefore clear the WRST bit.
TCNT
H'FF
H'00
Overflow signal
OVF
WDT internal reset
WRST
Figure 11.7 Timing of Setting of WRST Bit and Internal Reset
Rev.4.00 Aug. 20, 2007 Page 319 of 638 REJ09B0395-0400
11. Watchdog Timer
11.4
Interrupts
During interval timer operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR.
11.5
Usage Notes
Contention between TCNT Write and Increment: If a timer counter clock pulse is generated during the T3 state of a write cycle to TCNT, the write takes priority and the timer count is not incremented. See figure 11.8.
CPU: TCNT write cycle T1 T2 T3
TCNT
Internal write signal
TCNT input clock
TCNT
N
M Counter write data
Figure 11.8 Contention between TCNT Write and Count up Changing CKS2 to CKS0 Bit: Halt TCNT by clearing the TME bit to 0 in TCSR before changing the values of bits CKS2 to CKS0.
Rev.4.00 Aug. 20, 2007 Page 320 of 638 REJ09B0395-0400
12. Serial Communication Interface
Section 12 Serial Communication Interface
12.1 Overview
The H8/3008 has a serial communication interface (SCI) with two independent channels. The two channels have identical functions. The SCI can communicate in both asynchronous and synchronous mode. It also has a multiprocessor communication function for serial communication among two or more processors. When the SCI is not used, it can be halted to conserve power. Each SCI channel can be halted independently. For details, see section 18.6, Module Standby Function. The SCI also has a smart card interface function conforming to the ISO/IEC 7816-3 (Identification Card) standard. This function supports serial communication with a smart card. Switching between the normal serial communication interface and the smart card interface is carried out by means of a register setting. 12.1.1 Features
SCI features are listed below. * Selection of synchronous or asynchronous mode for serial communication Asynchronous mode Serial data communication is synchronized one character at a time. The SCI can communicate with a universal asynchronous receiver/transmitter (UART), asynchronous communication interface adapter (ACIA), or other chip that employs standard asynchronous communication. It can also communicate with two or more other processors using the multiprocessor communication function. There are twelve selectable serial data transfer formats. Data length: Stop bit length: Parity: Multiprocessor bit: Receive error detection: Break detection: Synchronous mode Serial data communication is synchronized with a clock signal. The SCI can communicate with other chips having a synchronous communication function. There is a single serial data communication format.
Rev.4.00 Aug. 20, 2007 Page 321 of 638 REJ09B0395-0400
7 or 8 bits 1 or 2 bits even/odd/none 1 or 0 parity, overrun, and framing errors by reading the RxD level directly when a framing error occurs
12. Serial Communication Interface
Data length: Receive error detection: * Full-duplex communication
8 bits overrun errors
The transmitting and receiving sections are independent, so the SCI can transmit and receive simultaneously. The transmitting and receiving sections are both double-buffered, so serial data can be transmitted and received continuously. * The following settings can be made for the serial data to be transferred: LSB-first or MSB-first transfer Inversion of data logic level
* Built-in baud rate generator with selectable bit rates * Selectable transmit/receive clock sources: internal clock from baud rate generator, or external clock from the SCK pin * Four types of interrupts Transmit-data-empty, transmit-end, receive-data-full, and receive-error interrupts are requested independently. Features of the smart card interface are listed below. * Asynchronous communication Data length: 8 bits Parity bits generated and checked Error signal output in receive mode (parity error) Error signal detect and automatic data retransmit in transmit mode Supports both direct convention and inverse convention * Built-in baud rate generator with selectable bit rates * Three types of interrupts Transmit-data-empty, receive-data-full, and transmit/receive-error interrupts are requested independently.
Rev.4.00 Aug. 20, 2007 Page 322 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.1.2
Block Diagram
Figure 12.1 shows a block diagram of the SCI.
Module data bus
Bus interface
Internal data bus
RDR
TDR
SSR SCR SMR SCMR
Transmit/receive control
BRR Baud rate generator / 4 /16 /64
RxD
RSR
TSR
TxD
Parity generate Parity check
Clock External clock TEI TXI RXI ERI
SCK
Legend: RSR: Receive shift register RDR: Receive data register TSR: Transmit shift register TDR: Transmit data register SMR: Serial mode register SCR: Serial control register SSR: Serial status register BRR: Bit rate register SCMR: Smart card mode register
Figure 12.1 SCI Block Diagram
Rev.4.00 Aug. 20, 2007 Page 323 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.1.3
Pin Configuration
The SCI has serial pins for each channel as listed in table 12.1. Table 12.1 SCI Pins
Channel Name 0 Serial clock pin Receive data pin Transmit data pin 1 Serial clock pin Receive data pin Transmit data pin Abbreviation SCK0 RxD0 TxD0 SCK1 RxD1 TxD1 I/O Input/output Input Output Input/output Input Output Function SCI0 clock input/output SCI0 receive data input SCI0 transmit data output SCI1 clock input/output SCI1 receive data input SCI1 transmit data output
Rev.4.00 Aug. 20, 2007 Page 324 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.1.4
Register Configuration
The SCI has internal registers as listed in table 12.2. These registers select asynchronous or synchronous mode, specify the data format and bit rate, control the transmitter and receiver sections, and specify switching between the serial communication interface and smart card interface. Table 12.2 SCI Registers
Channel 0 Address* H'FFFB0 H'FFFB1 H'FFFB2 H'FFFB3 H'FFFB4 H'FFFB5 H'FFFB6 1 H'FFFB8 H'FFFB9 H'FFFBA H'FFFBB H'FFFBC H'FFFBD H'FFFBE
1
Name Serial mode register Bit rate register Serial control register Transmit data register Serial status register Receive data register Smart card mode register Serial mode register Bit rate register Serial control register Transmit data register Serial status register Receive data register Smart card mode register
Abbreviation SMR BRR SCR TDR SSR RDR SCMR SMR BRR SCR TDR SSR RDR SCMR
R/W R/W R/W R/W R/W
2
Initial Value H'00 H'FF H'00 H'FF
R/(W)* H'84 R R/W R/W R/W R/W R/W
2
H'00 H'F2 H'00 H'FF H'00 H'FF
R/(W)* H'84 R R/W H'00 H'F2
Notes: 1. Indicates the lower 20 bits of the address in advanced mode. 2. Only 0 can be written, to clear flags.
Rev.4.00 Aug. 20, 2007 Page 325 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.2
12.2.1
Register Descriptions
Receive Shift Register (RSR)
RSR is the register that receives serial data.
Bit
7
6
5
4
3
2
1
0
Read/Write


The SCI loads serial data input at the RxD pin into RSR in the order received, LSB (bit 0) first, thereby converting the data to parallel data. When one byte of data has been received, it is automatically transferred to RDR. The CPU cannot read or write RSR directly. 12.2.2 Receive Data Register (RDR)
RDR is the register that stores received serial data.
Bit 7 6 5 4 3 2 1 0
Initial value Read/Write
0 R
0 R
0 R
0 R
0 R
0 R
0 R
0 R
When the SCI has received one byte of serial data, it transfers the received data from RSR into RDR for storage, completing the receive operation. RSR is then ready to receive the next data. This double-buffering allows data to be received continuously. RDR is a read-only register. Its contents cannot be modified by the CPU. RDR is initialized to H'00 by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 326 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.2.3
Transmit Shift Register (TSR)
TSR is the register that transmits serial data.
Bit 7 6 5 4 3 2 1 0
Read/Write


The SCI loads transmit data from TDR to TSR, then transmits the data serially from the TxD pin, LSB (bit 0) first. After transmitting one data byte, the SCI automatically loads the next transmit data from TDR into TSR and starts transmitting it. If the TDRE flag is set to 1 in SSR, however, the SCI does not load the TDR contents into TSR. The CPU cannot read or write RSR directly. 12.2.4 Transmit Data Register (TDR)
TDR is an 8-bit register that stores data for serial transmission.
Bit 7 6 5 4 3 2 1 0
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
When the SCI detects that TSR is empty, it moves transmit data written in TDR from TDR into TSR and starts serial transmission. Continuous serial transmission is possible by writing the next transmit data in TDR during serial transmission from TSR. The CPU can always read and write TDR. TDR is initialized to H'FF by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 327 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.2.5
Serial Mode Register (SMR)
SMR is an 8-bit register that specifies the SCI's serial communication format and selects the clock source for the baud rate generator.
Bit 7 C/A Initial value Read/Write 0 R/W 6 CHR 0 R/W 5 PE 0 R/W 4 O/E 0 R/W 3 STOP 0 R/W 2 MP 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W Clock select 1/0 These bits select the baud rate generator's clock source Multiprocessor mode Selects the multiprocessor function
Stop bit length Selects the stop bit length Parity mode Selects even or odd parity
Parity enable Selects whether a parity bit is added
Character length Selects character length in asynchronous mode Communication mode Selects asynchronous or synchronous mode
The CPU can always read and write SMR. SMR is initialized to H'00 by a reset and in standby mode. Bit 7--Communication Mode (C/A)/GSM Mode (GM): The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR.
Rev.4.00 Aug. 20, 2007 Page 328 of 638 REJ09B0395-0400
12. Serial Communication Interface
For Serial Communication Interface (SMIF Bit in SCMR Cleared to 0): Selects whether the SCI operates in asynchronous or synchronous mode.
Bit 7 C/A 0 1 Description Asynchronous mode Synchronous mode (Initial value)
For Smart Card Interface (SMIF Bit in SCMR Set to 1): Selects GSM mode for the smart card interface.
Bit 7 GM 0 1 Description The TEND flag is set 12.5 etu after the start bit The TEND flag is set 11.0 etu after the start bit (Initial value)
Note: etu: Elementary time unit (time required to transmit one bit)
Bit 6--Character Length (CHR): Selects 7-bit or 8-bits data length in asynchronous mode. In synchronous mode, the data length is 8 bits regardless of the CHR setting,
Bit 6 CHR 0 1 Note: * Description 8-bit data 7-bit data* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted. (Initial value)
Bit 5--Parity Enable (PE): In asynchronous mode, this bit enables or disables the addition of a parity bit to transmit data, and the checking of the parity bit in receive data. In synchronous mode, the parity bit is neither added nor checked, regardless of the PE bit setting.
Bit 5 PE 0 1 Note: * Description Parity bit not added or checked Parity bit added and checked* When PE bit is set to 1, an even or odd parity bit is added to transmit data according to the even or odd parity mode selection by the O/E bit, and the parity bit in receive data is checked to see that it matches the even or odd mode selected by the O/E bit. (Initial value)
Rev.4.00 Aug. 20, 2007 Page 329 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 4--Parity Mode (O/E): Specifies whether even parity or odd parity is used for parity addition and checking. The O/E bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking, in asynchronous mode. The O/E bit setting is ignored in synchronous mode, or when parity addition and checking is disabled in asynchronous mode.
Bit 4 O/E 0 1 Description Even parity* Odd parity*
2 1
(Initial value)
Notes: 1. When even parity is selected, the parity bit added to transmit data makes an even number of 1s in the transmitted character and parity bit combined. Receive data must have an even number of 1s in the received character and parity bit combined. 2. When odd parity is selected, the parity bit added to transmit data makes an odd number of 1s in the transmitted character and parity bit combined. Receive data must have an odd number of 1s in the received character and parity bit combined.
Bit 3--Stop Bit Length (STOP): Selects one or two stop bits in asynchronous mode. This setting is used only in asynchronous mode. In synchronous mode no stop bit is added, so the STOP bit setting is ignored.
Bit 3 STOP 0 1 Description 1 stop bit*
1 2
(Initial value)
2 stop bits*
Notes: 1. One stop bit (with value 1) is added to the end of each transmitted character. 2. Two stop bits (with value 1) are added to the end of each transmitted character.
In receiving, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit. If the second stop bit is 0, it is treated as the start bit of the next incoming character.
Rev.4.00 Aug. 20, 2007 Page 330 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 2--Multiprocessor Mode (MP): Selects a multiprocessor format. When a multiprocessor format is selected, parity settings made by the PE and O/E bits are ignored. The MP bit setting is valid only in asynchronous mode. It is ignored in synchronous mode. For further information on the multiprocessor communication function, see section 12.3.3, Multiprocessor Communication.
Bit 2 MP 0 1 Description Multiprocessor function disabled Multiprocessor format selected (Initial value)
Bits 1 and 0--Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the onchip baud rate generator. Four clock sources can be selected by the CKS1 and CKS0 bits: , /4, /16, and /64. For the relationship between the clock source, bit rate register setting, and baud rate, see section 12.2.8, Bit Rate Register (BRR).
Bit 1 CKS1 0 0 1 1 Bit 0 CKS0 0 1 0 1 Description /4 /16 /64 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 331 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.2.6
Serial Control Register (SCR)
SCR register enables or disables the SCI transmitter and receiver, enables or disables serial clock output in asynchronous mode, enables or disables interrupts, and selects the transmit/receive clock source.
Bit 7 TIE Initial value Read/Write 0 R/W 6 RIE 0 R/W 5 TE 0 R/W 4 RE 0 R/W 3 MPIE 0 R/W 2 TEIE 0 R/W 1 CKE1 0 R/W 0 CKE0 0 R/W Clock enable 1/0 These bits select the SCI clock source
Transmit-end interrupt enable Enables or disables transmit-end interrupts (TEI)
Multiprocessor interrupt enable Enables or disables multiprocessor interrupts
Receive enable Enables or disables the receiver Transmit enable Enables or disables the transmitter Receive interrupt enable Enables or disables receive-data-full interrupts (RxI) and receive-error interrupts (ERI) Transmit interrupt enable Enables or disables transmit-data-empty interrupts (TxI)
The CPU can always read and write SCR. SCR is initialized to H'00 by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 332 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 7--Transmit Interrupt Enable (TIE): Enables or disables the transmit-data-empty interrupt (TXI) requested when the TDRE flag in SSR is set to 1 due to transfer of serial transmit data from TDR to TSR.
Bit 7 TIE 0 1 Note: * Description Transmit-data-empty interrupt request (TXI) is disabled* Transmit-data-empty interrupt request (TXI) is enabled TXI interrupt requests can be cleared by reading the value 1 from the TDRE flag, then clearing it to 0; or by clearing the TIE bit to 0. (Initial value)
Bit 6--Receive Interrupt Enable (RIE): Enables or disables the receive-data-full interrupt (RXI) requested when the RDRF flag in SSR is set to 1 due to transfer of serial receive data from RSR to RDR; also enables or disables the receive-error interrupt (ERI).
Bit 6 RIE 0 1 Note: * Description Receive-data-full (RXI) and receive-error (ERI) interrupt requests are disabled* (Initial value) Receive-data-full (RXI) and receive-error (ERI) interrupt requests are enabled RXI and ERI interrupt requests can be cleared by reading the value 1 from the RDRF, FER, PER, or ORER flag, then clearing the flag to 0; or by clearing the RIE bit to 0.
Bit 5--Transmit Enable (TE): Enables or disables the start of SCI serial transmitting operations.
Bit 5 TE 0 1 Description Transmitting disabled* Transmitting enabled*
1
(Initial value)
2
Notes: 1. The TDRE flag is fixed at 1 in SSR. 2. In the enabled state, serial transmission starts when the TDRE flag in SSR is cleared to 0 after writing of transmit data into TDR. Select the transmit format in SMR before setting the TE bit to 1.
Rev.4.00 Aug. 20, 2007 Page 333 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 4--Receive Enable (RE): Enables or disables the start of SCI serial receiving operations.
Bit 4 RE 0 1 Description Receiving disabled* Receiving enabled*
1
(Initial value)
2
Notes: 1. Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags. These flags retain their previous values. 2. In the enabled state, serial receiving starts when a start bit is detected in asynchronous mode, or serial clock input is detected in synchronous mode. Select the receive format in SMR before setting the RE bit to 1.
Bit 3--Multiprocessor Interrupt Enable (MPIE): Enables or disables multiprocessor interrupts. The MPIE bit setting is valid only in asynchronous mode, and only if the MP bit is set to 1 in SMR. The MPIE bit setting is ignored in synchronous mode or when the MP bit is cleared to 0.
Bit 3 MPIE 0 Description Multiprocessor interrupts are disabled (normal receive operation) (Initial value) [Clearing conditions] * The MPIE bit is cleared to 0 * 1 MPB = 1 in received data Multiprocessor interrupts are enabled* Receive-data-full interrupts (RXI), receive-error interrupts (ERI), and setting of the RDRF, FER, and ORER status flags in SSR are disabled until data with the multiprocessor bit set to 1 is received. * The SCI does not transfer receive data from RSR to RDR, does not detect receive errors, and does not set the RDRF, FER, and ORER flags in SSR. When it receives data in which MPB = 1, the SCI sets the MPB bit to 1 in SSR, automatically clears the MPIE bit to 0, enables RXI and ERI interrupts (if the TIE and RIE bits in SCR are set to 1), and allows the FER and ORER flags to be set.
Note:
Rev.4.00 Aug. 20, 2007 Page 334 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 2--Transmit-End interrupt Enable (TEIE): Enables or disables the transmit-end interrupt (TEI) requested if TDR does not contain valid transmit data when the MSB is transmitted.
Bit 2 TEIE 0 1 Note: * Description Transmit-end interrupt requests (TEI) are disabled* Transmit-end interrupt requests (TEI) are enabled* TEI interrupt requests can be cleared by reading the value 1 from the TDRE flag in SSR, then clearing the TDRE flag to 0, thereby also clearing the TEND flag to 0; or by clearing the TEIE bit to 0. (Initial value)
Bits 1 and 0--Clock Enable 1 and 0 (CKE1, CKE0): The function of these bits differs for the normal serial communication interface and for the smart card interface. Their function is switched with the SMIF bit in SCMR. For serial communication interface (SMIF bit in SCMR cleared to 0): These bits select the SCI clock source and enable or disable clock output from the SCK pin. Depending on the settings of CKE1 and CKE0, the SCK pin can be used for generic input/output, serial clock output, or serial clock input. The CKE0 setting is valid only in asynchronous mode, and only when the SCI is internally clocked (CKE1 = 0). The CKE0 setting is ignored in synchronous mode, or when an external clock source is selected (CKE1 = 1). Select the SCI operating mode in SMR before setting the CKE1 and CKE0 bits . For further details on selection of the SCI clock source, see table 12.9 in section 12.3, Operation.
Bit 1 Bit 0 CKE1 CKE0 Description 0 0 Asynchronous mode Synchronous mode 0 1 Asynchronous mode Synchronous mode 1 0 Asynchronous mode Synchronous mode 1 1 Asynchronous mode Synchronous mode Internal clock, SCK pin available for generic input/output* Internal clock, SCK pin used for serial clock output* Internal clock, SCK pin used for clock output*
2 1 1
Internal clock, SCK pin used for serial clock output External clock, SCK pin used for clock input*
3
External clock, SCK pin used for serial clock input External clock, SCK pin used for clock input*
3
External clock, SCK pin used for serial clock input
Notes: 1. Initial value 2. The output clock frequency is the same as the bit rate. 3. The input clock frequency is 16 times the bit rate.
Rev.4.00 Aug. 20, 2007 Page 335 of 638 REJ09B0395-0400
12. Serial Communication Interface
For smart card interface (SMIF bit in SCMR set to 1): These bits, together with the GM bit in SMR, determine whether the SCK pin is used for generic input/output or as the serial clock output pin.
SMR GM 0 0 1 1 1 1 Bit 1 Bit 0 CKE1 CKE0 Description 0 0 0 0 1 1 0 1 0 1 0 1 SCK pin available for generic input/output SCK pin used for clock output SCK pin output fixed low SCK pin used for clock output SCK pin output fixed high SCK pin used for clock output (Initial value)
Rev.4.00 Aug. 20, 2007 Page 336 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.2.7
Serial Status Register (SSR)
SSR is an 8-bit register containing multiprocessor bit values, and status flags that indicate the operating status of the SCI.
Bit 7 TDRE Initial value Read/Write 1 R/(W)
1
6 RDRF 0 R/(W)
1
5
4
3 PER 0
1
2 TEND 1
1
1 MPB 0 R
0 MPBT 0 R/W Multiprocessor bit transfer Value of multiprocessor bit to be transmitted Multiprocessor bit Stores the received multiprocessor bit value
ORER FER/ERS 0 R/(W)
1
0 R/(W)
R/(W)
R
Transmit end2 Status flag indicating end of transmission Parity error Status flag indicating detection of a receive parity error
Framing error (FER)/Error signal status (ERS)2 Status flag indicating detection of a receive framing error, or flag indicating detection of an error signal
Overrun error Status flag indicating detection of a receive overrun error
Receive data register full Status flag indicating that data has been received and stored in RDR
Transmit data register empty Status flag indicating that transmit data has been transferred from TDR into TSR and new data can be written in TDR
Notes: 1. Only 0 can be written, to clear the flag. 2. Function differs between the normal serial communication interface and the smart card interface.
Rev.4.00 Aug. 20, 2007 Page 337 of 638 REJ09B0395-0400
12. Serial Communication Interface
The CPU can always read and write SSR, but cannot write 1 in the TDRE, RDRF, ORER, PER, and FER flags. These flags can be cleared to 0 only if they have first been read while set to 1. The TEND and MPB flags are read-only bits that cannot be written. SSR is initialized to H'84 by a reset and in standby mode. Bit 7--Transmit Data Register Empty (TDRE): Indicates that the SCI has loaded transmit data from TDR into TSR and the next serial data can be written in TDR.
Bit 7 TDRE 0 Description TDR contains valid transmit data [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE TDR does not contain valid transmit data [Setting conditions] * The chip is reset or enters standby mode * * The TE bit in SCR is cleared to 0 TDR contents are loaded into TSR, so new data can be written in TDR (Initial value)
1
Bit 6--Receive Data Register Full (RDRF): Indicates that RDR contains new receive data.
Bit 6 RDRF 0 Description RDR does not contain new receive data [Clearing conditions] * The chip is reset or enters standby mode * 1 Read RDRF when RDRF = 1, then write 0 in RDRF RDR contains new receive data [Setting condition] Serial data is received normally and transferred from RSR to RDR (Initial value)
Note: The RDR contents and the RDRF flag are not affected by detection of receive errors or by clearing of the RE bit to 0 in SCR. They retain their previous values. If the RDRF flag is still set to 1 when reception of the next data ends, an overrun error will occur and the receive data will be lost.
Rev.4.00 Aug. 20, 2007 Page 338 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 5--Overrun Error (ORER): Indicates that data reception ended abnormally due to an overrun error.
Bit 5 ORER 0 Description Receiving is in progress or has ended normally* [Clearing conditions] * The chip is reset or enters standby mode * 1
2 1
(Initial value)
Read ORER when ORER = 1, then write 0 in ORER
A receive overrun error occurred* [Setting condition] Reception of the next serial data ends when RDRF = 1
Notes: 1. Clearing the RE bit to 0 in SCR does not affect the ORER flag, which retains its previous value. 2. RDR continues to hold the receive data prior to the overrun error, so subsequent receive data is lost. Serial receiving cannot continue while the ORER flag is set to 1. In synchronous mode, serial transmitting is also disabled.
Bit 4--Framing Error (FER)/Error Signal Status (ERS): The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR. For serial communication interface (SMIF bit in SCMR cleared to 0): Indicates that data reception ended abnormally due to a framing error in asynchronous mode.
Bit 4 FER 0 Description Receiving is in progress or has ended normally* [Clearing conditions] * The chip is reset or enters standby mode * 1
1
(Initial value)
Read FER when FER = 1, then write 0 in FER
A receive framing error occurred [Setting condition] The stop bit at the end of the receive data is checked for a value of 1, and is 2 found to be 0.*
Notes: 1. Clearing the RE bit to 0 in SCR does not affect the FER flag, which retains its previous value. 2. When the stop bit length is 2 bits, only the first bit is checked for a value of 1. The second stop bit is not checked. When a framing error occurs the SCI transfers the receive data into RDR but does not set the RDRF flag. Serial receiving cannot continue while the FER flag is set to 1. In synchronous mode, serial transmitting is also disabled.
Rev.4.00 Aug. 20, 2007 Page 339 of 638 REJ09B0395-0400
12. Serial Communication Interface
For Smart Card Interface (SMIF Bit in SCMR Set to 1): Indicates the status of the error signal sent back from the receiving side during transmission. Framing errors are not detected in smart card interface mode.
Bit 4 ERS 0 Description Normal reception, no error signal* [Clearing conditions] * The chip is reset or enters standby mode * 1 Read ERS when ERS = 1, then write 0 in ERS (Initial value)
An error signal has been sent from the receiving side indicating detection of a parity error [Setting condition] The error signal is low when sampled * Clearing the TE bit to 0 in SCR does not affect the ERS flag, which retains its previous value.
Note:
Bit 3--Parity Error (PER): Indicates that reception of data with parity added ended abnormally due to a parity error in asynchronous mode.
Bit 3 PER 0 Description Receiving is in progress or has ended normally* [Clearing conditions] * The chip is reset or enters standby mode * 1
2 1
(Initial value)
Read PER when PER = 1, then write 0 in PER
A receive parity error occurred* [Setting condition] The number of 1s in receive data, including the parity bit, does not match the even or odd parity setting of O/E in SMR
Notes: 1. Clearing the RE bit to 0 in SCR does not affect the PER flag, which retains its previous value. 2. When a parity error occurs the SCI transfers the receive data into RDR but does not set the RDRF flag. Serial receiving cannot continue while the PER flag is set to 1. In synchronous mode, serial transmitting is also disabled.
Bit 2--Transmit End (TEND): The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR.
Rev.4.00 Aug. 20, 2007 Page 340 of 638 REJ09B0395-0400
12. Serial Communication Interface
For Serial Communication Interface (SMIF Bit in SCMR Cleared to 0): Indicates that when the last bit of a serial character was transmitted TDR did not contain valid transmit data, so transmission has ended. The TEND flag is a read-only bit and cannot be written.
Bit 2 TEND 0 Description Transmission is in progress [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE End of transmission [Setting conditions] * The chip is reset or enters standby mode * * The TE bit in SCR is cleared to 0 TDRE is 1 when the last bit of a 1-byte serial transmit character is transmitted (Initial value)
1
For Smart Card Interface (SMIF Bit in SCMR Set to 1): Indicates that when the last bit of a serial character was transmitted TDR did not contain valid transmit data, so transmission has ended. The TEND flag is a read-only bit and cannot be written.
Bit 2 TEND 0 Description Transmission is in progress [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE End of transmission [Setting conditions] * The chip is reset or enters standby mode * * (Initial value)
1
The TE bit is cleared to 0 in SCR and the FER/ERS bit is also cleared to 0 TDRE is 1 and FER/ERS is 0 (normal transmission) 2.5 etu (when GM = 0) or 1.0 etu (when GM = 1) after a 1-byte serial character is transmitted
Note: etu: Elementary time unit (time required to transmit one bit)
Rev.4.00 Aug. 20, 2007 Page 341 of 638 REJ09B0395-0400
12. Serial Communication Interface
Bit 1--Multiprocessor bit (MPB): Stores the value of the multiprocessor bit in the receive data when a multiprocessor format is used in asynchronous mode. MPB is a read-only bit, and cannot be written.
Bit 1 MPB 0 1 Note: * Description Multiprocessor bit value in receive data is 0* Multiprocessor bit value in receive data is 1 If the RE bit in SCR is cleared to 0 when a multiprocessor format is selected, MPB retains its previous value. (Initial value)
Bit 0--Multiprocessor Bit Transfer (MPBT): Stores the value of the multiprocessor bit added to transmit data when a multiprocessor format in selected for transmitting in asynchronous mode. The MPBT bit setting is ignored in synchronous mode, when a multiprocessor format is not selected, or when the SCI cannot transmit.
Bit 0 MPBT 0 1 Description Multiprocessor bit value in transmit data is 0 Multiprocessor bit value in transmit data is 1 (Initial value)
12.2.8
Bit Rate Register (BRR)
BRR is an 8-bit register that sets the serial transmit/receive bit rate in accordance with the baud rate generator operating clock selected by bits CKS0 and CKS1 in SMR.
Bit 7 6 5 4 3 2 1 0
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
BRR can be read or written to by the CPU at all times. BRR is initialized to H'FF by a reset and in standby mode. As baud rate generator control is performed independently for each channel, different values can be set for each channel.
Rev.4.00 Aug. 20, 2007 Page 342 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.3 shows examples of BRR settings in asynchronous mode. Table 12.4 shows examples of BRR settings in synchronous mode. Table 12.3 Examples of Bit Rates and BRR Settings in Asynchronous Mode
(MHz) Bit Rate (bit/s) n 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 1 1 0 0 0 0 0 0 0 0 0 2 N Error (%) n 1 1 0 0 0 0 0 0 0 0 0 2.097152 N Error (%) n 1 1 0 0 0 0 0 0 0 0 0 (MHz) Bit Rate (bit/s) n 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 2 1 1 0 0 0 0 0 0 0 3.6864 N 64 Error (%) n 0.70 2 1 1 0 0 0 0 0 0 0 0 N 70 4 Error (%) n 0.03 2 1 1 0 0 0 0 0 0 0 0 N 86 4.9152 Error (%) n 0.31 2 2 1 1 0 0 0 0 0 0 0 N 88 64 5 Error (%) -0.25 0.16 N 148 -0.04 108 0.21 217 0.21 108 0.21 54 26 13 6 2 1 1 -0.70 1.14 -2.48 -2.48 13.78 4.86 -14.67 2.4576 Error (%) n 1 1 1 0 0 0 0 0 0 0 N 174 -0.26 127 0.00 255 0.00 127 0.00 63 31 15 7 3 1 1 0.00 0.00 0.00 0.00 0.00 22.88 0.00 3 Error (%)
141 0.03 103 0.16 207 0.16 103 0.16 51 25 12 6 2 1 1 0.16 0.16 0.16 -6.99 8.51 0.00 -18.62
212 0.03 155 0.16 77 0.16
155 0.16 77 38 19 9 4 2 0.16 0.16 -2.34 -2.34 -2.34 0.00
191 0.00 95 0.00
207 0.16 103 0.16 207 0.16 103 0.16 51 25 12 6 3 2 0.16 0.16 0.16 -6.99 0.00 8.51
255 0.00 127 0.00 255 0.00 127 0.00 63 31 15 7 4 3 0.00 0.00 0.00 0.00 -1.70 0.00
129 0.16 64 0.16
191 0.00 95 47 23 11 5 2 0.00 0.00 0.00 0.00 0.00 0.00
129 0.16 64 32 15 7 4 3 0.16 -1.36 1.73 1.73 0.00 1.73
Rev.4.00 Aug. 20, 2007 Page 343 of 638 REJ09B0395-0400
12. Serial Communication Interface (MHz) Bit Rate (bit/s) n 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 2 2 1 1 0 0 0 0 0 0 0 6 N Error (%) n 2 2 1 1 0 0 0 0 0 0 0 N 106 -0.44 77 0.16 6.144 Error (%) n 2 2 1 1 0 0 0 0 0 0 0 N 7.3728 Error (%) n 2 2 1 1 0 0 0 0 0 0 0 N 130 -0.07 95 0.00 8 Error (%)
108 0.08 79 0.00
141 0.03 103 0.16 207 0.16 103 0.16 207 0.16 103 0.16 51 25 12 7 6 0.16 0.16 0.16 0.00 -6.99
155 0.16 77 0.16
159 0.00 79 0.00
191 0.00 95 0.00
155 0.16 77 38 19 9 5 4 0.16 0.16 -2.34 -2.34 0.00 -2.34
159 0.00 79 39 19 9 5 4 0.00 0.00 0.00 0.00 2.40 0.00
191 0.00 95 47 23 11 6 5 0.00 0.00 0.00 0.00 5.33 0.00
(MHz) Bit Rate (bit/s) 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 9.8304 n 2 2 1 1 0 0 0 0 0 0 0 N Error (%) n 2 2 2 1 1 0 0 0 0 0 0 N 174 -0.26 127 0.00 255 0.00 127 0.00 255 0.00 127 0.00 63 31 15 9 7 0.00 0.00 0.00 -1.70 0.00 10 Error (%) n 2 2 2 1 1 0 0 0 0 0 0 N 177 -0.25 129 0.16 64 0.16 12 Error (%) n 2 2 2 1 1 0 0 0 0 0 0 N 12.288 Error (%)
212 0.03 155 0.16 77 0.16
217 0.08 159 0.00 79 0.00
129 0.16 64 0.16
155 0.16 77 0.16
159 0.00 79 0.00
129 0.16 64 32 15 9 7 0.16 -1.36 1.73 0.00 1.73
155 0.16 77 38 19 11 9 0.16 0.16 -2.34 0.00 -2.34
159 0.00 79 39 19 11 9 0.00 0.00 0.00 2.40 0.00
Rev.4.00 Aug. 20, 2007 Page 344 of 638 REJ09B0395-0400
12. Serial Communication Interface (MHz) Bit Rate (bit/s) 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 13 n 2 2 2 1 1 0 0 0 0 0 0 N Error (%) n 2 2 2 1 1 0 0 0 0 0 0 N 230 -0.08 168 0.16 84 -0.43 -0.43 -0.43 0.76 0.76 0.00 -3.82 14 Error (%) n 3 2 2 1 1 0 0 0 0 0 0 248 -0.17 181 0.16 90 0.16 14.7456 N 64 Error (%) n 0.70 3 2 2 1 1 0 0 0 0 0 0 N 70 16 Error (%) 0.03
191 0.00 95 0.00
207 0.16 103 0.16 207 0.16 103 0.16 207 0.16 103 0.16 51 25 15 12 0.16 0.16 0.00 0.16
168 0.16 84
181 0.16 90 0.16
191 0.00 95 0.00
168 0.16 84 41 20 12 10
181 0.16 90 45 22 13 10 0.16 -0.93 -0.93 0.00 3.57
191 0.00 95 47 23 14 11 0.00 0.00 0.00 -1.70 0.00
(MHz) Bit Rate (bit/s) 110 150 300 600 1200 2400 4800 9600 19200 31250 38400 18 n 3 2 2 1 1 0 0 0 0 0 0 N 79 Error (%) n -0.12 3 3 2 2 1 1 0 0 0 0 0 N 88 64 20 Error (%) n -0.25 0.16 3 3 2 2 1 1 0 0 0 0 0 N 25 Error (%) -0.47 -0.47 -0.47 -0.47 -0.76 0.00 1.73 110 -0.02 80
233 0.16 116 0.16 233 0.16 116 0.16 233 0.16 116 0.16 58 28 17 14 -0.69 1.02 0.00 -2.34
129 0.16 64 0.16
162 0.15 80
129 0.16 64 0.16
162 0.15 80
129 0.16 64 32 19 15 0.16 -1.36 0.00 1.73
162 0.15 80 40 24 19
Rev.4.00 Aug. 20, 2007 Page 345 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.4 Examples of Bit Rates and BRR Settings in Synchronous Mode
Bit Rate (bit/s) n 110 250 500 1k 2.5k 5k 10k 25k 50k 3 2 1 1 0 0 0 0 0 (MHz) 2 N 70 4 n N 8 n N 10 n N 13 n 3 3 2 N 16 n N 18 n N 20 n N 25 n N 97 155 77 155 249 124 62 24
124 2 249 2 124 1 199 1 99 49 19 9 4 1 0* 0 0 0 0 0 0 0 0
249 3 124 2 249 2 99 1
124 249 124 199 1 99 1
202 3 101 3 202 2 80 2
249 124 3 249 3 99 2
140 3 69 3
155 77 3
249 2 124 1 249 1 99 49 24 9 4 0* 0 0 0
112 2 224 1 112 1 179 0 89 44 17 8 4 0 0 0 0 0
124 2 249 2 124 1 199 0 99 49 19 9 4 0 0 0
199 1 99 39 19 9 3 1 0* 0 0 0 0 0 0 0 0
162 1 80 1
199 1 99 1
199 0 79 39 19 7 3 1 0* 0 0 0 0 0 0
129 0 64 12 0 0 0 0 0 0 0
159 0 79 39 15 7 3 1 0* 0 0 0 0 0
100k 0 250k 0 500k 0 1M 2M 2.5M 4M
Legend: Blank: No setting available : Setting possible, but error occurs *: Continuous transmission/reception not possible Note: Settings with an error of 1% or less are recommended.
Rev.4.00 Aug. 20, 2007 Page 346 of 638 REJ09B0395-0400
12. Serial Communication Interface
The BRR setting is calculated as follows: Asynchronous mode:
N= 64 x 22n-1 xB x 106 - 1
Synchronous mode:
N= 8 x 22n-1 x B x 106 - 1
Legend: B: Bit rate (bit/s) N: BRR setting for baud rate generator (0 N 255) : System clock frequency (MHz) n: Baud rate generator input clock (n = 0, 1, 2, 3) (For the clock sources and values of n, see the following table.)
SMR Settings n 0 1 2 3 Clock Source /4 /16 /64 CKS1 0 0 1 1 CKS0 0 1 0 1
The bit rate error in asynchronous mode is calculated as follows:
x 106 (N + 1) x B x 64 x 22n-1 - 1 x 100
Error (%) =
Rev.4.00 Aug. 20, 2007 Page 347 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.5 shows the maximum bit rates in asynchronous mode for various system clock frequencies. Tables 12.6 and 12.7 show the maximum bit rates with external clock input. Table 12.5 Maximum Bit Rates for Various Frequencies (Asynchronous Mode)
Settings (MHz) 2 2.097152 2.4576 3 3.6864 4 4.9152 5 6 6.144 7.3728 8 9.8304 10 12 12.288 14 14.7456 16 17.2032 18 20 25 Maximum Bit Rate (bit/s) 62500 65536 76800 93750 115200 125000 153600 156250 187500 192000 230400 250000 307200 312500 375000 384000 437500 460800 500000 537600 562500 625000 781250 n 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 N 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Rev.4.00 Aug. 20, 2007 Page 348 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.6 Maximum Bit Rates with External Clock Input (Asynchronous Mode)
(MHz) 2 2.097152 2.4576 3 3.6864 4 4.9152 5 6 6.144 7.3728 8 9.8304 10 12 12.288 14 14.7456 16 17.2032 18 20 25 External Input Clock (MHz) 0.5000 0.5243 0.6144 0.7500 0.9216 1.0000 1.2288 1.2500 1.5000 1.5360 1.8432 2.0000 2.4576 2.5000 3.0000 3.0720 3.5000 3.6864 4.0000 4.3008 4.5000 5.0000 6.2500 Maximum Bit Rate (bit/s) 31250 32768 38400 46875 57600 62500 76800 78125 93750 96000 115200 125000 153600 156250 187500 192000 218750 230400 250000 268800 281250 312500 390625
Rev.4.00 Aug. 20, 2007 Page 349 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.7 Maximum Bit Rates with External Clock Input (Synchronous Mode)
(MHz) 2 4 6 8 10 12 14 16 18 20 25 External Input Clock (MHz) 0.3333 0.6667 1.0000 1.3333 1.6667 2.0000 2.3333 2.6667 3.0000 3.3333 4.1667 Maximum Bit Rate (bit/s) 333333.3 666666.7 1000000.0 1333333.3 1666666.7 2000000.0 2333333.3 2666666.7 3000000.0 3333333.3 4166666.7
12.3
12.3.1
Operation
Overview
The SCI can carry out serial communication in two modes: asynchronous mode in which synchronization is achieved character by character, and synchronous mode in which synchronization is achieved with clock pulses. A smart card interface is also supported as a serial communication function for an IC card interface. Selection of asynchronous or synchronous mode and the transmission format for the normal serial communication interface is made in SMR, as shown in table 12.8. The SCI clock source is selected by the C/A bit in SMR and the CKE1 and CKE0 bits in SCR, as shown in table 12.9. For details of the procedures for switching between LSB-first and MSB-first mode and inverting the data logic level, see section 13.2.1, Smart Card Mode Register (SCMR). For selection of the smart card interface format, see section 13.3.3, Data Format.
Rev.4.00 Aug. 20, 2007 Page 350 of 638 REJ09B0395-0400
12. Serial Communication Interface
Asynchronous Mode * Data length is selectable: 7 or 8 bits * Parity and multiprocessor bits are selectable, and so is the stop bit length (1 or 2 bits). These selections determine the communication format and character length. * In receiving, it is possible to detect framing errors, parity errors, overrun errors, and the break state. * An internal or external clock can be selected as the SCI clock source. When an internal clock is selected, the SCI operates using the on-chip baud rate generator, and can output a serial clock signal with a frequency matching the bit rate. When an external clock is selected, the external clock input must have a frequency 16 times the bit rate. (The on-chip baud rate generator is not used.) Synchronous Mode * The communication format has a fixed 8-bit data length. * In receiving, it is possible to detect overrun errors. * An internal or external clock can be selected as the SCI clock source. When an internal clock is selected, the SCI operates using the on-chip baud rate generator, and can output a serial clock signal to external devices. When an external clock is selected, the SCI operates on the input serial clock. The on-chip baud rate generator is not used. Smart Card Interface * One frame consists of 8-bit data and a parity bit. * In transmitting, a guard time of at least two elementary time units (2 etu) is provided between the end of the parity bit and the start of he next frame. (An elementary time unit is the time required to transmit one bit.) * In receiving, if a parity error is detected, a low error signal level is output for 1 etu, beginning 10.5 etu after the start bit.. * In transmitting, if an error signal is received, the same data is automatically transmitted again after at least 2 etu. * Only asynchronous communication is supported. There is no synchronous communication function. For details of smart card interface operation, see section 13, Smart Card Interface.
Rev.4.00 Aug. 20, 2007 Page 351 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.8 SMR Settings and Serial Communication Formats
SMR Settings Bit 7 C/A 0 Bit 6 CHR 0 Bit 2 MP 0 Bit 5 PE 0 Bit 3 STOP Mode 0 1 1 0 1 1 0 0 1 1 1 1 0 1 0 1 0 1 0 1 Asyn8-bit data chronous mode (multi7-bit data processor format) Synchronous mode 8-bit data Present Absent Present 7-bit data Absent Asynchronous mode Data Length 8-bit data SCI Communication Format Multiprocessor Parity Bit Bit Absent Absent Stop Bit Length 1 bit 2 bits Present 1 bit 2 bits 1 bit 2 bits 1 bit 2 bits 1 bit 2 bits 1 bit 2 bits Absent None
Table 12.9 SMR and SCR Settings and SCI Clock Source Selection
SMR Bit 7 C/A 0 SCR Setting Bit 1 Bit 0 CKE1 CKE0 Mode 0 0 1 1 0 1 1 0 0 1 1 0 1 Synchronous mode Internal Asynchronous mode SCI Transmit/Receive clock Clock Source SCK Pin Function Internal SCI does not use the SCK pin Outputs clock with frequency matching the bit rate External Inputs clock with frequency 16 times the bit rate Outputs the serial clock
External
Inputs the serial clock
Rev.4.00 Aug. 20, 2007 Page 352 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.3.2
Operation in Asynchronous Mode
In asynchronous mode, each transmitted or received character begins with a start bit and ends with one or two stop bits. Serial communication is synchronized one character at a time. The transmitting and receiving sections of the SCI are independent, so full-duplex communication is possible. The transmitter and the receiver are both double-buffered, so data can be written and read while transmitting and receiving are in progress, enabling continuous transmitting and receiving. Figure 12.2 shows the general format of asynchronous serial communication. In asynchronous serial communication the communication line is normally held in the mark (high) state. The SCI monitors the line and starts serial communication when the line goes to the space (low) state, indicating a start bit. One serial character consists of a start bit (low), data (LSB first), parity bit (high or low), and one or two stop bits (high), in that order. When receiving in asynchronous mode, the SCI synchronizes at the falling edge of the start bit. The SCI samples each data bit on the eighth pulse of a clock with a frequency 16 times the bit rate. Receive data is latched at the center of each bit.
Idle (mark) state
1 (LSB) 0 D0 D1 D2 D3 D4 D5 D6 (MSB) D7 0/1 1 1
1
Serial data
Start bit 1 bit
Transmit or receive data 7 or 8 bits One unit of data (character or frame)
Parity bit 1 bit, or none
Stop bit(s) 1 or 2 bits
Figure 12.2 Data Format in Asynchronous Communication (Example: 8-Bit Data with Parity and 2 Stop Bits) Communication Formats: Table 12.10 shows the 12 communication formats that can be selected in asynchronous mode. The format is selected by settings in SMR.
Rev.4.00 Aug. 20, 2007 Page 353 of 638 REJ09B0395-0400
12. Serial Communication Interface
Table 12.10 Serial Communication Formats (Asynchronous Mode)
SMR Settings CHR 0 PE 0 MP 0 STOP 0 Serial Communication Format and Frame Length
1 S
2
3
4
5
6
7
8
9
10
STOP
11
12
8-bit data
0
0
0
1
S
8-bit data
STOP STOP
0
1
0
0
S
8-bit data
P STOP
0
1
0
1
S
8-bit data
P STOP STOP
1
0
0
0
S
7-bit data
STOP
1
0
0
1
S
7-bit data
STOP STOP
1
1
0
0
S
7-bit data
P STOP
1
1
0
1
S
7-bit data
P STOP STOP
0
1
0
S
8-bit data
MPB STOP
0
1
1
S
8-bit data
MPB STOP STOP
1
1
0
S
7-bit data
MPB STOP
1
1
1
S
7-bit data
MPB STOP STOP
Legend: S: Start bit STOP: Stop bit P: Parity bit MPB: Multiprocessor bit
Rev.4.00 Aug. 20, 2007 Page 354 of 638 REJ09B0395-0400
12. Serial Communication Interface
Clock: An internal clock generated by the on-chip baud rate generator or an external clock input from the SCK pin can be selected as the SCI transmit/receive clock. The clock source is selected by the C/A bit in SMR and bits CKE1 and CKE0 in SCR. For details of SCI clock source selection, see table 12.9. When an external clock is input at the SCK pin, it must have a frequency 16 times the desired bit rate. When the SCI is operated on an internal clock, it can output a clock signal at the SCK pin. The frequency of this output clock is equal to the bit rate. The phase is aligned as shown in figure 12.3 so that the rising edge of the clock occurs at the center of each transmit data bit.
0
D0
D1
D2
D3
D4
D5
D6
D7
0/1
1
1
1 frame
Figure 12.3 Phase Relationship between Output Clock and Serial Data (Asynchronous Mode) Transmitting and Receiving Data: * SCI Initialization (Asynchronous Mode): Before transmitting or receiving data, clear the TE and RE bits to 0 in SCR, then initialize the SCI as follows. When changing the communication mode or format, always clear the TE and RE bits to 0 before following the procedure given below. Clearing TE to 0 sets the TDRE flag to 1 and initializes TSR. Clearing RE to 0, however, does not initialize the RDRF, PER, FER, and ORER flags, or RDR, which retain their previous contents. When an external clock is used the clock should not be stopped during initialization or subsequent operation, since operation will be unreliable in this case.
Rev.4.00 Aug. 20, 2007 Page 355 of 638 REJ09B0395-0400
12. Serial Communication Interface
Figure 12.4 shows a sample flowchart for initializing the SCI.
Start of initialization (1) Set the clock source in SCR. Clear the RIE, TIE, TEIE, MPIE, TE, and RE bits to 0. If clock output is selected in asynchronous mode, clock output starts immediately after the setting is made in SCR. (2) Select the communication format in SMR. Select communication format in SMR Set value in BRR Wait No 1-bit interval elapsed? Yes Set TE or RE bit to 1 in SCR Set the RIE, TIE, TEIE, and MPIE bits (4) (2) (3) (3) Write the value corresponding to the bit rate in BRR. This step is not necessary when an external clock is used. (4) Wait for at least the interval required to transmit or receive one bit, then set the TE or RE bit to 1 in SCR*. Set the RIE, TIE, TEIE, and MPIE bits as necessary. Setting the TE or RE bit enables the SCI to use the TxD or RxD pin.
Clear TE and RE bits to 0 in SCR Set CKE1 and CKE0 bits in SCR (leaving TE and RE bits cleared to 0)
(1)
Note: * In simultaneous transmitting and receiving, the TE and RE bits should be cleared to 0 or set to 1 simultaneously.
Figure 12.4 Sample Flowchart for SCI Initialization
Rev.4.00 Aug. 20, 2007 Page 356 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Transmitting Serial Data (Asynchronous Mode): Figure 12.5 shows a sample flowchart for transmitting serial data and indicates the procedure to follow.
Initialize Start transmitting (1) (1) SCI initialization: the transmit data output function of the TxD pin is selected automatically. After the TE bit is set to 1, one frame of 1s is output, then transmission is possible. (2) SCI status check and transmit data write: read SSR and check that the TDRE flag is set to 1, then write transmit data in TDR and clear the TDRE flag to 0. (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0. (3) (4) To output a break signal at the end of serial transmission: set the DDR bit to 1 and clear the DR bit to 0, then clear the TE bit to 0 in SCR.
Read TDRE flag in SSR No
(2)
TDRE = 1 Yes Write transmit data in TDR and clear TDRE flag to 0 in SSR
No All data transmitted? Yes Read TEND flag in SSR No
TEND = 1 Yes Output break signal? Yes Clear DR bit to 0 and set DDR bit to 1
No
(4)
Clear TE bit to 0 in SCR

Figure 12.5 Sample Flowchart for Transmitting Serial Data
Rev.4.00 Aug. 20, 2007 Page 357 of 638 REJ09B0395-0400
12. Serial Communication Interface
In transmitting serial data, the SCI operates as follows: * The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. * After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. Serial transmit data is transmitted in the following order from the TxD pin: Start bit: One 0 bit is output. Transmit data: 7 or 8 bits are output, LSB first. Parity bit or multiprocessor bit: One parity bit (even or odd parity), or one multiprocessor bit is output. Formats in which neither a parity bit nor a multiprocessor bit is output can also be selected. Stop bit(s): One or two 1 bits (stop bits) are output. Mark state: Output of 1 bits continues until the start bit of the next transmit data. * The SCI checks the TDRE flag when it outputs the stop bit. If the TDRE flag is 0, the SCI loads new data from TDR into TSR, outputs the stop bit, then begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, outputs the stop bit, then continues output of 1 bits in the mark state. If the TEIE bit is set to 1 in SCR, a transmitend interrupt (TEI) is requested at this time Figure 12.6 shows an example of SCI transmit operation in asynchronous mode.
Parity Stop Start bit bit bit Data Parity Stop bit bit
1
Start bit
Data
1
0
D0
D1
D7
0/1
1
0
D0
D1
D7
0/1
1 Idle state (mark state)
TDRE TEND
1 frame TXI interrupt request TXI interrupt handler writes data in TDR and clears TDRE flag to 0 TXI interrupt request TEI interrupt request
Figure 12.6 Example of SCI Transmit Operation in Asynchronous Mode (8-Bit Data with Parity and One Stop Bit)
Rev.4.00 Aug. 20, 2007 Page 358 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Receiving Serial Data (Asynchronous Mode): Figure 12.7 shows a sample flowchart for receiving serial data and indicates the procedure to follow.
Initialize Start receiving (1) (1) SCI initialization: the receive data input function of the RxD pin is selected automatically. (2)(3) Receive error handling and break detection: if a receive error occurs, read the ORER, PER, and FER flags in SSR to identify the error. After executing the necessary error handling, clear the ORER, PER, and FER flags all to 0. Receiving cannot resume if any of these flags remains set to 1. When a framing error occurs, the RxD pin can be read to detect the break state.
Read ORER, PER, and FER flags in SSR
(2)
PERFEROPER = 1
Yes (3)
No
Error handling
(continued on next page) Read RDRF flag in SSR No (4) (4) SCI status check and receive data read: read SSR, check that the RDRF flag is set to 1, then read receive data from RDR and clear the RDRF flag to 0. Notification that the RDRF flag has changed from 0 to 1 can also be given by the RXI interrupt. To continue receiving serial data: check the RDRF flag, read RDR, and clear the RDRF flag to 0 before the stop bit of the current frame is received.
RDRF = 1 Yes
Read receive data from RDR, and clear RDRF flag to 0 in SSR
(5)
No
All data received? Yes Clear RE bit to 0 in SCR
(5)

Figure 12.7 Sample Flowchart for Receiving Serial Data (1)
Rev.4.00 Aug. 20, 2007 Page 359 of 638 REJ09B0395-0400
12. Serial Communication Interface
(3) Error handling
No
ORER = 1 Yes Overrun error handling
No FER = 1 Yes Break? No Framing error handling Clear RE bit to 0 in SCR Yes
No
PER = 1 Yes Parity error handling
Clear ORER, PER, and FER flags to 0 in SSR

Figure 12.7 Sample Flowchart for Receiving Serial Data (2)
Rev.4.00 Aug. 20, 2007 Page 360 of 638 REJ09B0395-0400
12. Serial Communication Interface
In receiving, the SCI operates as follows: * The SCI monitors the communication line. When it detects a start bit (0 bit), the SCI synchronizes internally and starts receiving. * Receive data is stored in RSR in order from LSB to MSB. * The parity bit and stop bit are received. After receiving these bits, the SCI carries out the following checks: Parity check: The number of 1s in the receive data must match the even or odd parity setting of in the O/E bit in SMR. Stop bit check: The stop bit value must be 1. If there are two stop bits, only the first is checked. Status check: The RDRF flag must be 0, indicating that the receive data can be transferred from RSR into RDR. If these all checks pass, the RDRF flag is set to 1 and the received data is stored in RDR. If one of the checks fails (receive error*), the SCI operates as shown in table 12.11. Note: * When a receive error occurs, further receiving is disabled. In receiving, the RDRF flag is not set to 1. Be sure to clear the error flags to 0.
* When the RDRF flag is set to 1, if the RIE bit is set to 1 in SCR, a receive-data-full interrupt (RXI) is requested. If the ORER, PER, or FER flag is set to 1 and the RIE bit in SCR is also set to 1, a receive-error interrupt (ERI) is requested. Table 12.11 Receive Error Conditions
Receive Error Abbreviation Condition Overrun error ORER Framing error FER Parity error PER Data Transfer
Receiving of next data ends while Receive data is not transferred RDRF flag is still set to 1 in SSR from RSR to RDR Stop bit is 0 Receive data is transferred from RSR to RDR
Parity of received data differs from Receive data is transferred from even/odd parity setting in SMR RSR to RDR
Rev.4.00 Aug. 20, 2007 Page 361 of 638 REJ09B0395-0400
12. Serial Communication Interface
Figure 12.8 shows an example of SCI receive operation in asynchronous mode.
1
Start bit Data Parity Stop bit bit Start bit Data Parity Stop bit bit
1
0
D0
D1
D7
0/1
1
0
D0
D1
D7
0/1
1
Idle (mark) state
RDRF
FER
RXI interrupt request 1 frame RXI interrupt handler reads data in RDR and clears RDRF flag to 0 Framing error, ERI interrupt request
Figure 12.8 Example of SCI Receive Operation (8-Bit Data with Parity and One Stop Bit) 12.3.3 Multiprocessor Communication
The multiprocessor communication function enables several processors to share a single serial communication line. The processors communicate in asynchronous mode using a format with an additional multiprocessor bit (multiprocessor format). In multiprocessor communication, each receiving processor is addressed by an ID. A serial communication cycle consists of an ID-sending cycle that identifies the receiving processor, and a data-sending cycle. The multiprocessor bit distinguishes ID-sending cycles from data-sending cycles. The transmitting processor starts by sending the ID of the receiving processor with which it wants to communicate as data with the multiprocessor bit set to 1. Next the transmitting processor sends transmit data with the multiprocessor bit cleared to 0. Receiving processors skip incoming data until they receive data with the multiprocessor bit set to 1. When they receive data with the multiprocessor bit set to 1, receiving processors compare the data with their IDs. Processors with IDs not matching the received data skip further incoming data until they again receive data with the multiprocessor bit set to 1. Multiple processors can send and receive data in this way. Figure 12.9 shows an example of communication among different processors using a multiprocessor format.
Rev.4.00 Aug. 20, 2007 Page 362 of 638 REJ09B0395-0400
12. Serial Communication Interface
Communication Formats: Four formats are available. Parity bit settings are ignored when a multiprocessor format is selected. For details see table 12.10. Clock: See the description of asynchronous mode.
Transmitting processor
Serial communication line
Receiving processor A (ID = 01)
Receiving processor B (ID = 02)
Receiving processor C (ID = 03)
Receiving processor D (ID = 04)
Serial data
H'01 (MPB = 1) ID-sending cycle: receiving processor address
H'AA (MPB = 0) Data-sending cycle: data sent to receiving processor specified by ID
Legend: MPB : Multiprocessor bit
Figure 12.9 Example of Communication among Processors using Multiprocessor Format (Sending Data H'AA to Receiving Processor A) Transmitting and Receiving Data: * Transmitting Multiprocessor Serial Data: Figure 12.10 shows a sample flowchart for transmitting multiprocessor serial data and indicates the procedure to follow.
Rev.4.00 Aug. 20, 2007 Page 363 of 638 REJ09B0395-0400
12. Serial Communication Interface
(1) (1) SCI initialization: the transmit data output function of the TxD pin is selected automatically. (2) SCI status check and transmit data write: read SSR, check that the TDRE flag is 1, then write transmit data in TDR. Also set the MPBT flag to 0 or 1 in SSR. Finally, clear the TDRE flag to 0. (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0. (4) To output a break signal at the end of serial transmission: set the DDR bit to 1 and clear the DR bit to 0, then clear the TE bit to 0 in SCR.
Initialize Start transmitting
Read TDRE flag in SSR
(2)
TDRE = 1 Yes Write transmit data in TDR and set MPBT bit in SSR Clear TDRE flag to 0
No
All data transmitted? Yes
No
(3)
Read TEND flag in SSR No
TEND = 1 Yes Output break signal? Yes
No
(4)
Clear DR bit to 0 and set DDR to 1
Clear TE bit to 0 in SCR

Figure 12.10 Sample Flowchart for Transmitting Multiprocessor Serial Data
Rev.4.00 Aug. 20, 2007 Page 364 of 638 REJ09B0395-0400
12. Serial Communication Interface
In transmitting serial data, the SCI operates as follows: * The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. * After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. Serial transmit data is transmitted in the following order from the TxD pin: Start bit: One 0 bit is output. Transmit data: 7 or 8 bits are output, LSB first. Multiprocessor bit: One multiprocessor bit (MPBT value) is output. Stop bit(s): One or two 1 bits (stop bits) are output. Mark state: Output of 1 bits continues until the start bit of the next transmit data. * The SCI checks the TDRE flag when it outputs the stop bit. If the TDRE flag is 0, the SCI loads new data from TDR into TSR, outputs the stop bit, then begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, outputs the stop bit, then continues output of 1 bits in the mark state. If the TEIE bit is set to 1 in SCR, a transmitend interrupt (TEI) is requested at this time Figure 12.11 shows an example of SCI transmit operation using a multiprocessor format.
Multiprocessor Stop Start bit bit bit Multiprocessor Stop bit bit
1
Start bit
Data
Data
0 TDRE TEND
D0
D1
D7
0/1
1
0
D0
D1
D7
0/1
1
Idle (mark) state
TXI interrupt TXI interrupt handler writes data in TDR and request clears TDRE flag to 0 1 frame
TXI interrupt request TEI interrupt request
Figure 12.11 Example of SCI Transmit Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit) * Receiving Multiprocessor Serial Data: Figure 12.12 shows a sample flowchart for receiving multiprocessor serial data and indicates the procedure to follow.
Rev.4.00 Aug. 20, 2007 Page 365 of 638 REJ09B0395-0400
12. Serial Communication Interface
Initialize Start receiving (1) (1) SCI initialization: the receive data input function of the RxD pin is selected automatically. (2) ID receive cycle: set the MPIE bit to 1 in SCR. (3) SCI status check and ID check: read SSR, check that the RDRF flag is set to 1, then read data from RDR and compare it with the processor's own ID. If the ID does not match, set the MPIE bit to 1 again and clear the RDRF flag to 0. If the ID matches, clear the RDRF flag to 0. (4) SCI status check and data receiving: read SSR, check that the RDRF flag is set to 1, then read data from RDR. (5) Receive error handling and break detection: if a receive error occurs, read the ORER and FER flags in SSR to identify the error. After executing the necessary error handling, clear the ORER and FER flags both to 0. Receiving cannot resume while either the ORER or FER flag remains set to 1. When a framing error occurs, the RxD pin can be read to detect the break state. Yes
Set MPIE bit to 1 in SCR Read ORER and FER flags in SSR
(2)
FERORER = 1 No Read RDRF flag in SSR
Yes
(3)
No
RDRF = 1 Yes Read RDRF flag in SSR
No
Own ID? Yes Read ORER and FER flags in SSR FERORER = 1 No Read RDRF flag in SSR No (4)
RDRF = 1
Yes Read receive data from RDR No
Finished receiving? Yes Clear RE bit to 0 in SCR
(5) Error handling (continued on next page)

Figure 12.12 Sample Flowchart for Receiving Multiprocessor Serial Data (1)
Rev.4.00 Aug. 20, 2007 Page 366 of 638 REJ09B0395-0400
12. Serial Communication Interface
(5) Error handling
No
ORER = 1 Yes Overrun error handling
No
FER = 1 Yes Break? No Clear RE bit to 0 in SCR Framing error handling Yes
Clear ORER, PER, and FER flags to 0 in SSR

Figure 12.12 Sample Flowchart for Receiving Multiprocessor Serial Data (2)
Rev.4.00 Aug. 20, 2007 Page 367 of 638 REJ09B0395-0400
12. Serial Communication Interface
Figure 12.13 shows an example of SCI receive operation using a multiprocessor format.
1
Start bit
Data (ID1)
MPB bit
D7 1
Stop
Start bit
Data (data1)
MPB bit
D7 0
Stop
1
0
D0
D1
1
0
D0
D1
1
Idle (mark) state
MPIE RDRF RDR value
MPB detection MPIE = 0 RXI interrupt request (multiprocessor interrupt) RXI interrupt handler reads RDR data and clears RDRF flag to 0
ID1
Not own ID, so MPIE bit is set to 1 again
No RXI interrupt request, RDR not updated
a. Own ID does not match data
1
Start bit
Data (ID2)
MPB
D7 1
Stop bit
Start bit
Data (data2)
MPB
D7 0
Stop bit
1
0
D0
D1
1
0
D0
D1
1
Idle (mark) state
MPIE RDRF
RDR value
MPB detection MPIE = 0
ID1 ID2 Data2
RXI interrupt request (multiprocessor interrupt)
RXI interrupt handler reads RDR data and clears RDRF flag to 0
Own ID, so receiving MPIE bit is set to continues, with data 1 again received by RXI interrupt handler
b. Own ID matches data
Figure 12.13 Example of SCI Receive Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit)
Rev.4.00 Aug. 20, 2007 Page 368 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.3.4
Synchronous Operation
In synchronous mode, the SCI transmits and receives data in synchronization with clock pulses. This mode is suitable for high-speed serial communication. The SCI transmitter and receiver share the same clock but are otherwise independent, so fullduplex communication is possible. The transmitter and the receiver are also double-buffered, so continuous transmitting or receiving is possible by reading or writing data while transmitting or receiving is in progress. Figure 12.14 shows the general format in synchronous serial communication.
One unit (character or frame) of transfer data * Serial clock
LSB MSB
*
Serial data
Don't care
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bit 6
Bit 7
Don't care
Note: * High except in continuous transmitting or receiving
Figure 12.14 Data Format in Synchronous Communication In synchronous serial communication, each data bit is placed on the communication line from one falling edge of the serial clock to the next. Data is guaranteed valid at the rise of the serial clock. In each character, the serial data bits are transferred in order from LSB (first) to MSB (last). After output of the MSB, the communication line remains in the state of the MSB. In synchronous mode the SCI receives data by synchronizing with the rise of the serial clock. Communication Format: The data length is fixed at 8 bits. No parity bit or multiprocessor bit can be added. Clock: An internal clock generated by the on-chip baud rate generator or an external clock input from the SCK pin can be selected by means of the C/A bit in SMR and the CKE1 and CKE0 bits in SCR. See table 12.6 for details of SCI clock source selection. When the SCI operates on an internal clock, it outputs the clock source at the SCK pin. Eight clock pulses are output per transmitted or received character. When the SCI is not transmitting or receiving, the clock signal remains in the high state. If receiving in single-character units is required, an external clock should be selected.
Rev.4.00 Aug. 20, 2007 Page 369 of 638 REJ09B0395-0400
12. Serial Communication Interface
Transmitting and Receiving Data: * SCI Initialization (Synchronous Mode): Before transmitting or receiving data, clear the TE and RE bits to 0 in SCR, then initialize the SCI as follows. When changing the communication mode or format, always clear the TE and RE bits to 0 before following the procedure given below. Clearing TE to 0 sets the TDRE flag to 1 and initializes TSR. Clearing RE to 0, however, does not initialize the RDRF, PER, FER, and ORER flags, or RDR, which retain their previous contents. Figure 12.15 shows a sample flowchart for initializing the SCI.
Start of initialization (1) Set the clock source in SCR. Clear the RIE, TIE, TEIE, MPIE, TE, and RE bits to 0.* (2) Set the communication format in SMR. (3) Write the value corresponding to the bit rate in BRR. This step is not necessary when an external clock is used. (4) Wait for at least the interval required to transmit or receive one bit, then set the TE or RE bit to 1 in SCR.* Set the RIE, TIE, TEIE, and MPIE bits as necessary. Setting the TE or RE bit enables the SCI to use the TxD or RxD pin.
Clear TE and RE bits to 0 in SCR
Set RIE, TIE, MPIE, CKE1 and CKE0 bits in SCR (leaving TE and (1) RE bits cleared to 0) Select communication format in SMR Set value in BRR Wait 1-bit interval elapsed? Yes Set TE or RE bit to 1 in SCR Set RIE, TIE, TEIE, and MPIE bits as necessary (4)
(2)
(3)
Yes
Note: * In simultaneous transmitting and receiving, the TE and RE bits should be cleared to 0 or set to 1 simultaneously.
Figure 12.15 Sample Flowchart for SCI Initialization
Rev.4.00 Aug. 20, 2007 Page 370 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Transmitting Serial Data (Synchronous Mode): Figure 12.16 shows a sample flowchart for transmitting serial data and indicates the procedure to follow.
Initialize Start transmitting (1) (1) SCI initialization: the transmit data output function of the TxD pin is selected automatically. (2) SCI status check and transmit data write: read SSR, check that the TDRE flag is 1, then write transmit data in TDR and clear the TDRE flag to 0. (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0.
Read TDRE flag in SSR
(2)
TDRE = 1 Yes
No
Write transmit data in TDR and clear TDRE flag to 0 in SSR
All data transmitted? Yes Read TEND flag in SSR
No
(3)
No TEND = 1 Yes Clear TE bit to 0 in SCR

Figure 12.16 Sample Flowchart for Serial Transmitting
Rev.4.00 Aug. 20, 2007 Page 371 of 638 REJ09B0395-0400
12. Serial Communication Interface
In transmitting serial data, the SCI operates as follows. * The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. * After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. If clock output is selected, the SCI outputs eight serial clock pulses. If an external clock source is selected, the SCI outputs data in synchronization with the input clock. Data is output from the TxD pin in order from LSB (bit 0) to MSB (bit 7). * The SCI checks the TDRE flag when it outputs the MSB (bit 7). If the TDRE flag is 0, the SCI loads data from TDR into TSR and begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, and after transmitting the MSB, holds the TxD pin in the MSB state. If the TEIE bit is set to 1 in SCR, a transmit-end interrupt (TEI) is requested at this time * After the end of serial transmission, the SCK pin is held in a constant state. Figure 12.17 shows an example of SCI transmit operation.
Transmit direction
Serial clock
Serial data TDRE TEND TXI interrupt request
Bit 0
Bit 1
Bit 7
Bit 0
Bit 1
Bit 6
Bit 7
TXI interrupt handler TXI interrupt writes data in TDR request and clears TDRE flag to 0 1 frame
TEI interrupt request
Figure 12.17 Example of SCI Transmit Operation
Rev.4.00 Aug. 20, 2007 Page 372 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Receiving Serial Data (Synchronous Mode): Figure 12.18 shows a sample flowchart for receiving serial data and indicates the procedure to follow. When switching from asynchronous to synchronous mode, make sure that the ORER, PER, and FER flags are cleared to 0. If the FER or PER flag is set to 1 the RDRF flag will not be set and both transmitting and receiving will be disabled.
Initialize Start receiving (1) (1) SCI initialization: the receive data input function of the RxD pin is selected automatically.
Read ORER flag in SSR
(2)
ORER = 1 No
Yes (3) Error handling (continued on next page)
(2)(3) Receive error handling: if a receive error occurs, read the ORER flag in SSR, then after executing the necessary error handling, clear the ORER flag to 0. Neither transmitting nor receiving can resume while the ORER flag remains set to 1. (4) SCI status check and receive data read: read SSR, check that the RDRF flag is set to 1, then read receive data from RDR and clear the RDRF flag to 0. Notification that the RDRF flag has changed from 0 to 1 can also be given by the RXI interrupt. To continue receiving serial data: check the RDRF flag, read RDR, and clear the RDRF flag to 0 before the MSB (bit 7) of the current frame is received.
Read RDRF flag in SSR No
(4)
RDRF = 1 Yes Read receive data from RDR, and clear RDRF flag to 0 in SSR (5)
No
Finished receiving? Yes Clear RE bit to 0 in SCR
(5)

Figure 12.18 Sample Flowchart for Serial Receiving (1)
Rev.4.00 Aug. 20, 2007 Page 373 of 638 REJ09B0395-0400
12. Serial Communication Interface
(3) Error handling
Overrun error handling
Clear ORER flag to 0 in SSR

Figure 12.18 Sample Flowchart for Serial Receiving (2) In receiving, the SCI operates as follows: * The SCI synchronizes with serial clock input or output and synchronizes internally. * Receive data is stored in RSR in order from LSB to MSB. After receiving the data, the SCI checks that the RDRF flag is 0, so that receive data can be transferred from RSR to RDR. If this check passes, the RDRF flag is set to 1 and the received data is stored in RDR. If the checks fails (receive error), the SCI operates as shown in table 12.11. When a receive error has been identified in the error check, subsequent transmit and receive operations are disabled. * When the RDRF flag is set to 1, if the RIE bit is set to 1 in SCR, a receive-data-full interrupt (RXI) is requested. If the ORER flag is set to 1 and the RIE bit in SCR is also set to 1, a receive-error interrupt (ERI) is requested.
Rev.4.00 Aug. 20, 2007 Page 374 of 638 REJ09B0395-0400
12. Serial Communication Interface
Figure 12.19 shows an example of SCI receive operation.
Serial clock
Serial data
Bit 7
Bit 0
Bit 7
Bit 0
Bit 1
Bit 6
Bit 7
RDRF ORER RXI interrupt request RXI interrupt handler reads data in RDR and clears RDRF flag to 0 1 frame RXI interrupt request Overrun error, ERI interrupt request
Figure 12.19 Example of SCI Receive Operation
Rev.4.00 Aug. 20, 2007 Page 375 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Transmitting and Receiving Data Simultaneously (Synchronous Mode): Figure 12.20 shows a sample flowchart for transmitting and receiving serial data simultaneously and indicates the procedure to follow.
Initialize Start of transmitting and receiving (1) (1) SCI initialization: the transmit data output function of the TxD pin and the read data input function of the TxD pin are selected, enabling simultaneous transmitting and receiving. (2) SCI status check and transmit data write: read SSR, check that the TDRE flag is 1, then write transmit data in TDR and clear the TDRE flag to 0. Notification that the TDRE flag has changed from 0 to 1 can also be given by the TXI interrupt. (3) Receive error handling: if a receive error occurs, read the ORER flag in SSR, then after executing the necessary error handling, clear the ORER flag to 0. Neither transmitting nor receiving can resume while the ORER flag remains set to 1. (4) SCI status check and receive data read: read SSR, check that the RDRF flag is 1, then read receive data from RDR and clear the RDRF flag to 0. Notification that the RDRF flag has changed from 0 to 1 can also be given by the RXI interrupt. (3) No Error handling (4) (5) To continue transmitting and receiving serial data: check the RDRF flag, read RDR, and clear the RDRF flag to 0 before the MSB (bit 7) of the current frame is received. Also check that the TDRE flag is set to 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0 before the MSB (bit 7) of the current frame is transmitted.
Read TDRE flag in SSR
(2)
No
TDRE = 1 Yes
Write transmit data in TDR and clear TDRE flag to 0 in SSR
Read ORER flag in SSR Yes
ORER = 1
Read RDRF flag in SSR
No
RDRF = 1 Yes
Read receive data from RDR, and clear RDRF flag to 0 in SSR No
End of transmitting and receiving? Yes
(5)
Clear TE and RE bits to 0 in SCR
Note: When switching from transmitting or receiving to simultaneous transmitting and receiving, clear both the TE bit and the RE bit to 0, then set both bits to 1 simultaneously.
Figure 12.20 Sample Flowchart for Simultaneous Serial Transmitting and Receiving
Rev.4.00 Aug. 20, 2007 Page 376 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.4
SCI Interrupts
The SCI has four interrupt request sources: transmit-end interrupt (TEI), receive-error (ERI), receive-data-full (RXI), and transmit-data-empty interrupt (TXI). Table 12.12 lists the interrupt sources and indicates their priority. These interrupts can be enabled or disabled by the TIE, RIE, and TEIE bits in SCR. Each interrupt request is sent separately to the interrupt controller. A TXI interrupt is requested when the TDRE flag is set to 1 in SSR. A TEI interrupt is requested when the TEND flag is set to 1 in SSR. An RXI interrupt is requested when the RDRF flag is set to 1 in SSR. An ERI interrupt is requested when the ORER, PER, or FER flag is set to 1 in SSR. Table 12.12 SCI Interrupt Sources
Interrupt Source ERI RXI TXI TEI Description Receive error (ORER, FER, or PER) Receive data register full (RDRF) Transmit data register empty (TDRE) Transmit end (TEND) Low Priority High
Rev.4.00 Aug. 20, 2007 Page 377 of 638 REJ09B0395-0400
12. Serial Communication Interface
12.5
12.5.1
Usage Notes
Notes on Use of SCI
Note the following points when using the SCI. TDR Write and TDRE Flag: The TDRE flag in SSR is a status flag indicating the loading of transmit data from TDR to TSR. The SCI sets the TDRE flag to 1 when it transfers data from TDR to TSR. Data can be written into TDR regardless of the state of the TDRE flag. If new data is written in TDR when the TDRE flag is 0, the old data stored in TDR will be lost because this data has not yet been transferred to TSR. Before writing transmit data in TDR, be sure to check that the TDRE flag is set to 1. Simultaneous Multiple Receive Errors: Table 12.13 shows the state of the SSR status flags when multiple receive errors occur simultaneously. When an overrun error occurs the RSR contents are not transferred to RDR, so receive data is lost. Table 12.13 SSR Status Flags and Transfer of Receive Data
SSR Status Flags RDRF 1 0 0 1 1 0 1 ORER 1 0 0 1 1 0 1 FER 0 1 0 1 0 1 1 PER 0 0 1 0 1 1 1 x x x Receive Data Transfer RSR RDR x Receive Errors Overrun error Framing error Parity error Overrun error + framing error Overrun error + parity error Framing error + parity error Overrun error + framing error + parity error
Legend: : Receive data is transferred from RSR to RDR. x : Receive data is not transferred from RSR to RDR.
Rev.4.00 Aug. 20, 2007 Page 378 of 638 REJ09B0395-0400
12. Serial Communication Interface
Break Detection and Processing: Break signals can be detected by reading the RxD pin directly when a framing error (FER) is detected. In the break state the input from the RxD pin consists of all 0s, so the FER flag is set and the parity error flag (PER) may also be set. In the break state the SCI receiver continues to operate, so if the FER flag is cleared to 0 it will be set to 1 again. Sending a Break Signal: The input/output condition and level of the TxD pin are determined by DR and DDR bits. This feature can be used to send a break signal. After the serial transmitter is initialized, the DR value substitutes for the mark state until the TE bit is set to 1 (the TxD pin function is not selected until the TE bit is set to 1). The DDR and DR bits should therefore be set to 1 beforehand. To send a break signal during serial transmission, clear the DR bit to 0 , then clear the TE bit to 0. When the TE bit is cleared to 0 the transmitter is initialized, regardless of its current state, so the TxD pin becomes an input/output outputting the value 0. Receive Error Flags and Transmitter Operation (Synchronous Mode Only): When a receive error flag (ORER, PER, or FER) is set to 1 the SCI will not start transmitting, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 when starting to transmit. Note that clearing the RE bit to 0 does not clear the receive error flags to 0. Receive Data Sampling Timing in Asynchronous Mode and Receive Margin: In asynchronous mode the SCI operates on a base clock with 16 times the bit rate frequency. In receiving, the SCI synchronizes internally with the fall of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the eighth base clock pulse. See figure 12.21.
16 clocks 8 clocks
0 7 15 0 7 15 0
Internal base clock
Receive data (RxD)
Start bit
D0
D1
Synchronization sampling timing
Data sampling timing
Figure 12.21 Receive Data Sampling Timing in Asynchronous Mode
Rev.4.00 Aug. 20, 2007 Page 379 of 638 REJ09B0395-0400
12. Serial Communication Interface
The receive margin in asynchronous mode can therefore be expressed as shown in equation (1).
M = (0.5 - 1 2N ) - (L - 0.5) F - D - 0.5 N (1 + F) x 100% . . . . . . . . (1)
Legend: M: Receive margin (%) N: Ratio of clock frequency to bit rate (N = 16) D: Clock duty cycle (D = 0 to 1.0) L: Frame length (L = 9 to 12) F: Absolute deviation of clock frequency From equation (1), if F = 0 and D = 0.5, the receive margin is 46.875%, as given by equation (2). When D = 0.5 and F = 0:
M = (0.5 - 1 2 x 16 = 46.875% ) x 100% . . . . . . . . (2)
This is a theoretical value. A reasonable margin to allow in system designs is 20% to 30%. Restrictions on Use of an External Clock Source: * When an external clock source is used for the serial clock, after updates TDR, allow an inversion of at least five system clock () cycles before input of the serial clock to start transmitting. If the serial clock is input within four states of the TDR update, a malfunction may occur. (See figure 12.22)
SCK
t
TDRE
D0
D1
D2
D3
D4
D5
D6
D7
Note: In operation with an external clock source, be sure that t >4 states.
Figure 12.22 Example of Synchronous Transmission
Rev.4.00 Aug. 20, 2007 Page 380 of 638 REJ09B0395-0400
12. Serial Communication Interface
Switching from SCK Pin Function to Port Pin Function: * Problem in Operation: When switching the SCK pin function to the output port function (highlevel output) by making the following settings while DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1 (synchronous mode), low-level output occurs for one half-cycle. 1. End of serial data transmission 2. TE bit = 0 3. C/A bit = 0 ... switchover to port output 4. Occurrence of low-level output (see figure 12.23)
Half-cycle low-level output SCK/port 1. End of transmission Data TE C/A CKE1 CKE0 Bit 6 Bit 7 2.TE = 0 4. Low-level output
3.C/A = 0
Figure 12.23 Operation when Switching from SCK Pin Function to Port Pin Function
Rev.4.00 Aug. 20, 2007 Page 381 of 638 REJ09B0395-0400
12. Serial Communication Interface
* Sample Procedure for Avoiding Low-Level Output: As this sample procedure temporarily places the SCK pin in the input state, the SCK/port pin should be pulled up beforehand with an external circuit. With DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1, make the following settings in the order shown. 1. End of serial data transmission 2. TE bit = 0 3. CKE1 bit = 1 4. C/A bit = 0 ... switchover to port output 5. CKE1 bit = 0
High-level outputTE SCK/port 1. End of transmission Data TE C/A 3.CKE1 = 1 CKE1 CKE0 5.CKE1 = 0 Bit 6 Bit 7 2.TE = 0
4.C/A = 0
Figure 12.24 Operation when Switching from SCK Pin Function to Port Pin Function (Example of Preventing Low-Level Output)
Rev.4.00 Aug. 20, 2007 Page 382 of 638 REJ09B0395-0400
13. Smart Card Interface
Section 13 Smart Card Interface
13.1 Overview
The SCI supports an IC card (smart card) interface handling ISO/IEC7816-3 (Identification Card) character transmission as a serial communication interface expansion function. Switchover between the normal serial communication interface and the smart card interface is controlled by a register setting. 13.1.1 Features
Features of the smart card interface supported by the H8/3008 are listed below. * Asynchronous communication Data length: 8 bits Parity bit generation and checking Transmission of error signal (parity error) in receive mode Direct convention and inverse convention both supported
Error signal detection and automatic data retransmission in transmit mode * Built-in baud rate generator allows any bit rate to be selected * Three interrupt sources There are three interrupt sources--transmit-data-empty, receive-data-full, and transmit/receive error--that can issue requests independently.
Rev.4.00 Aug. 20, 2007 Page 383 of 638 REJ09B0395-0400
13. Smart Card Interface
13.1.2
Block Diagram
Figure 13.1 shows a block diagram of the smart card interface.
Bus interface
Module data bus
Internal data bus
RDR
TDR
RxD
RSR
TSR
TxD Parity generation Parity check SCK Legend: SCMR: Smart card mode register RSR: Receive shift register RDR: Receive data register TSR: Transmit shift register TDR: Transmit data register SMR: Serial mode register SCR: Serial control register SSR: Serial status register BRR: Bit rate register
SCMR SSR SCR SMR Transmission/ reception control
BRR Baud rate generator /4 /16 /64 Clock
External clock TXI RXI ERI
Figure 13.1 Block Diagram of Smart Card Interface
Rev.4.00 Aug. 20, 2007 Page 384 of 638 REJ09B0395-0400
13. Smart Card Interface
13.1.3
Pin Configuration
Table 13.1 shows the smart card interface pins. Table 13.1 Smart Card Interface Pins
Pin Name Serial clock pin Receive data pin Transmit data pin Abbreviation SCK RxD TxD I/O I/O Input Output Function Clock input/output Receive data input Transmit data output
13.1.4
Register Configuration
The smart card interface has the internal registers listed in table 13.2. The BRR, TDR, and RDR registers have their normal serial communication interface functions, as described in section 12, Serial Communication Interface. Table 13.2 Smart Card Interface Registers
Channel 0 Address* H'FFFB0 H'FFFB1 H'FFFB2 H'FFFB3 H'FFFB4 H'FFFB5 H'FFFB6 1 H'FFFB8 H'FFFB9 H'FFFBA H'FFFBB H'FFFBC H'FFFBD H'FFFBE
1
Name Serial mode register Bit rate register Serial control register Transmit data register Serial status register Receive data register Smart card mode register Serial mode register Bit rate register Serial control register Transmit data register Serial status register Receive data register Smart card mode register
Abbreviation SMR BRR SCR TDR SSR RDR SCMR SMR BRR SCR TDR SSR RDR SCMR
R/W R/W R/W R/W R/W R/(W)* R R/W R/W R/W R/W R/W R/(W)* R R/W
2 2
Initial Value H'00 H'FF H'00 H'FF H'84 H'00 H'F2 H'00 H'FF H'00 H'FF H'84 H'00 H'F2
Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written in bits 7 to 3, to clear the flags.
Rev.4.00 Aug. 20, 2007 Page 385 of 638 REJ09B0395-0400
13. Smart Card Interface
13.2
Register Descriptions
This section describes the new or modified registers and bit functions in the smart card interface. 13.2.1 Smart Card Mode Register (SCMR)
SCMR is an 8-bit readable/writable register that selects smart card interface functions.
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 SDIR 0 R/W 2 SINV 0 R/W 1 1 Reserved bit Smart card interface mode select Enables or disables the smart card interface function Smart card data invert Inverts data logic levels Smart card data transfer direction Selects the serial/parallel conversion format 0 SMIF 0 R/W
Reserved bits
SCMR is initialized to H'F2 by a reset and in standby mode. Bits 7 to 4--Reserved: Read-only bits, always read as 1. Bit 3--Smart Card Data Transfer Direction (SDIR): Selects the serial/parallel conversion format.*1
Bit 3 SDIR 0 1 Description TDR contents are transmitted LSB-first Receive data is stored LSB-first in RDR TDR contents are transmitted MSB-first Receive data is stored MSB-first in RDR (Initial value)
Rev.4.00 Aug. 20, 2007 Page 386 of 638 REJ09B0395-0400
13. Smart Card Interface
Bit 2--Smart Card Data Invert (SINV): Specifies inversion of the data logic level. This function is used in combination with the SDIR bit to communicate with inverse-convention cards.*2 The SINV bit does not affect the logic level of the parity bit. For parity settings, see section 13.3.4, Register Settings.
Bit 2 SINV 0 1 Description Unmodified TDR contents are transmitted Receive data is stored unmodified in RDR Inverted TDR contents are transmitted Receive data is inverted before storage in RDR (Initial value)
Bit 1--Reserved: Read-only bit, always read as 1. Bit 0--Smart Card Interface Mode Select (SMIF): Enables the smart card interface function.
Bit 0 SMIF 0 1 Description Smart card interface function is disabled Smart card interface function is enabled (Initial value)
Notes: 1. The function for switching between LSB-first and MSB-first mode can also be used with the normal serial communication interface. Note that when the communication format data length is set to 7 bits and MSB-first mode is selected for the serial data to be transferred, bit 0 of TDR is not transmitted, and only bits 7 to 1 of the received data are valid. 2. The data logic level inversion function can also be used with the normal serial communication interface. Note that, when inverting the serial data to be transferred, parity transmission and parity checking is based on the number of high-level periods at the serial data I/O pin, and not on the register value.
Rev.4.00 Aug. 20, 2007 Page 387 of 638 REJ09B0395-0400
13. Smart Card Interface
13.2.2
Serial Status Register (SSR)
The function of SSR bit 4 is modified in smart card interface mode. This change also causes a modification to the setting conditions for bit 2 (TEND).
Bit Initial value Read/Write 7 TDRE 1 R/(W)* 6 RDRF 0 R/(W)* 5 ORER 0 R/(W)* 4 ERS 0 R/(W)* 3 PER 0 R/(W)* 2 TEND 1 R 1 MPB 0 R 0 MPBT 0 R/W
Transmit end Status flag indicating end of transmission Error signal status (ERS) Status flag indicating that an error signal has been received Note: * Only 0 can be written, to clear the flag.
Bits 7 to 5: These bits operate as in normal serial communication. For details see section 12.2.7, Serial Status Register (SSR). Bit 4--Error Signal Status (ERS): In smart card interface mode, this flag indicates the status of the error signal sent from the receiving device to the transmitting device. The smart card interface does not detection framing errors.
Bit 4 ERS 0 Description Indicates normal transmission, with no error signal returned [Clearing conditions] * * 1 The chip is reset, or enters standby mode or module stop mode Software reads ERS while it is set to 1, then writes 0. (Initial value)
Indicates that the receiving device sent an error signal reporting a parity error [Setting condition] A low error signal was sampled.
Note: Clearing the TE bit to 0 in SCR does not affect the ERS flag, which retains its previous value.
Rev.4.00 Aug. 20, 2007 Page 388 of 638 REJ09B0395-0400
13. Smart Card Interface
Bits 3 to 0: These bits operate as in normal serial communication. For details see section 12.2.7, Serial Status Register (SSR). The setting conditions for transmit end (TEND), however, are modified as follows.
Bit 2 TEND 0 Description Transmission is in progress [Clearing condition] Software reads TDRE while it is set to 1, then writes 0 in the TDRE flag. 1 End of transmission [Setting conditions] * * * The chip is reset or enters standby mode. The TE bit and FER/ERS bit are both cleared to 0 in SCR. TDRE is 1 and FER/ERS is 0 at a time 2.5 etu after the last bit of a 1-byte serial character is transmitted (normal transmission). (Initial value)
Note: An etu (elementary time unit) is the time needed to transmit one bit.
13.2.3
Serial Mode Register (SMR)
The function of SMR bit 7 is modified in smart card interface mode. This change also causes a modification to the function of bits 1 and 0 in the serial control register (SCR).
Bit Initial value Read/Write 7 GM 0 R/W 6 CHR 0 R/W 5 PE 0 R/W 4 O/E 0 R/W 3 STOP 0 R/W 2 MP 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W
Bit 7--GSM Mode (GM): With the normal smart card interface, this bit is cleared to 0. Setting this bit to 1 selects GSM mode, an additional mode for controlling the timing for setting the TEND flag that indicates completion of transmission, and the type of clock output used. The details of the additional clock output control mode are specified by the CKE1 and CKE0 bits in the serial control register (SCR).
Rev.4.00 Aug. 20, 2007 Page 389 of 638 REJ09B0395-0400
13. Smart Card Interface Bit 7 GM 0
Description Normal smart card interface mode operation * * The TEND flag is set 12.5 etu after the beginning of the start bit. Clock output on/off control only. The TEND flag is set 11.0 etu after the beginning of the start bit. Clock output on/off and fixed-high/fixed-low control. (Initial value)
1
GSM mode smart card interface mode operation * *
Bits 6 to 0: These bits operate as in normal serial communication. For details see section 12.2.5, Serial Mode Register (SMR). 13.2.4 Serial Control Register (SCR)
The function of SCR bits 1 and 0 is modified in smart card interface mode.
Bit Initial value Read/Write 7 TIE 0 R/W 6 RIE 0 R/W 5 TE 0 R/W 4 RE 0 R/W 3 MPIE 0 R/W 2 TEIE 0 R/W 1 CKE1 0 R/W 0 CKE0 0 R/W
Bits 7 to 2: These bits operate as in normal serial communication. For details see section 12.2.6, Serial Control Register (SCR). Bits 1 and 0--Clock Enable 1 and 0 (CKE1, CKE0): These bits select the SCI clock source and enable or disable clock output from the SCK pin. In smart card interface mode, it is possible to specify a fixed high level or fixed low level for the clock output, in addition to the usual switching between enabling and disabling of the clock output.
Bit 7 GM 0 Bit 1 CKE1 0 Bit 0 CKE0 0 1 1 0 1 1 0 1 Description Internal clock/SCK pin is I/O port Internal clock/SCK pin is clock output Internal clock/SCK pin is fixed at low output Internal clock/SCK pin is clock output Internal clock/SCK pin is fixed at high output Internal clock/SCK pin is clock output (Initial value)
Rev.4.00 Aug. 20, 2007 Page 390 of 638 REJ09B0395-0400
13. Smart Card Interface
13.3
13.3.1
Operation
Overview
The main features of the smart card interface are as follows. * One frame consists of 8-bit data plus a parity bit. * In transmission, a guard time of at least 2 etu (elementary time units: the time for transfer of one bit) is provided between the end of the parity bit and the start of the next frame. * If a parity error is detected during reception, a low error signal level is output for 1 etu period 10.5 etu after the start bit. * If an error signal is detected during transmission, the same data is transmitted automatically after the elapse of 2 etu or longer. * Only asynchronous communication is supported; there is no synchronous communication function. 13.3.2 Pin Connections
Figure 13.2 shows a pin connection diagram for the smart card interface. In communication with a smart card, since both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should both be connected to this line. The data transmission line should be pulled up to VCC with a resistor. When the smart card uses the clock generated on the smart card interface, the SCK pin output is input to the CLK pin of the smart card. If the smart card uses an internal clock, this connection is unnecessary. The reset signal should be output from one of the H8/3008's generic ports. In addition to these pin connections, power and ground connections will normally also be necessary.
Rev.4.00 Aug. 20, 2007 Page 391 of 638 REJ09B0395-0400
13. Smart Card Interface
VCC
TxD RxD SCK H8/3008 chip Clock line Px (port) Reset line Data line
I/O
CLK RST Smart card
Card-processing device
Figure 13.2 Smart Card Interface Connection Diagram Note: Setting both TE and RE to 1 without connecting a smart card enables closed transmission/reception, allowing self-diagnosis to be carried out. 13.3.3 Data Format
Figure 13.3 shows the smart card interface data format. In reception in this mode, a parity check is carried out on each frame, and if an error is detected an error signal is sent back to the transmitting device to request retransmission of the data. In transmission, the error signal is sampled and the same data is retransmitted.
Rev.4.00 Aug. 20, 2007 Page 392 of 638 REJ09B0395-0400
13. Smart Card Interface
No parity error Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp
Output from transmitting device
Parity error Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp DE
Output from transmitting device Output from receiving device
Legend: Ds: D0 to D7: Dp: DE:
Start bit Data bits Parity bit Error signal
Figure 13.3 Smart Card Interface Data Format The operating sequence is as follows. 1. When the data line is not in use it is in the high-impedance state, and is fixed high with a pullup resistor. 2. The transmitting device starts transfer of one frame of data. The data frame starts with a start bit (Ds, low-level), followed by 8 data bits (D0 to D7) and a parity bit (Dp). 3. With the smart card interface, the data line then returns to the high-impedance state. The data line is pulled high with a pull-up resistor. 4. The receiving device carries out a parity check. If there is no parity error and the data is received normally, the receiving device waits for reception of the next data. If a parity error occurs, however, the receiving device outputs an error signal (DE, low-level) to request retransmission of the data. After outputting the error signal for the prescribed length of time, the receiving device places the signal line in the high-impedance state again. The signal line is pulled high again by a pull-up resistor. 5. If the transmitting device does not receive an error signal, it proceeds to transmit the next data frame. If it receives an error signal, however, it returns to step 2 and transmits the same data again.
Rev.4.00 Aug. 20, 2007 Page 393 of 638 REJ09B0395-0400
13. Smart Card Interface
13.3.4
Register Settings
Table 13.3 shows a bit map of the registers used in the smart card interface. Bits indicated as 0 or 1 must be set to the value shown. The setting of other bits is described in this section. Table 13.3 Smart Card Interface Register Settings
Bit Register Address* SMR BRR SCR TDR SSR RDR SCMR H'FFFB0 H'FFFB1 H'FFFB2 H'FFFB3 H'FFFB4 H'FFFB5 H'FFFB6
1
Bit 7 GM BRR7 TIE TDR7 TDRE RDR7
Bit 6 0 BRR6 RIE TDR6 RDRF RDR6
Bit 5 1 BRR5 TE TDR5 ORER RDR5
Bit 4 O/E BRR4 RE TDR4 ERS RDR4
Bit 3 1 BRR3 0 TDR3 PER RDR3 SDIR
Bit 2 0 BRR2 0 TDR2 TEND RDR2 SINV
Bit 1 CKS1 BRR1 CKE1* TDR1 0 RDR1
2
Bit 0 CKS0 BRR0 CKE0 TDR0 0 RDR0 SMIF
Legend: : Unused bit. Notes: 1. Lower 20 bits of the address in advanced mode. 2. When GM is cleared to 0 in SMR, the CKE1 bit must also be cleared to 0.
Serial Mode Register (SMR) Settings: Clear the GM bit to 0 when using the normal smart card interface mode, or set to 1 when using GSM mode. Clear the O/E bit to 0 if the smart card is of the direct convention type, or set to 1 if of the inverse convention type. Bits CKS1 and CKS0 select the clock source of the built-in baud rate generator. See section 13.3.5, Clock. Bit Rate Register (BRR) Settings: BRR is used to set the bit rate. See section 13.3.5, Clock, for the method of calculating the value to be set. Serial Control Register (SCR) Settings: The TIE, RIE, TE, and RE bits have their normal serial communication functions. See section 12, Serial Communication Interface, for details. The CKE1 and CKE0 bits specify clock output. To disable clock output, clear these bits to 00; to enable clock output, set these bits to 01. Clock output is performed when the GM bit is set to 1 in SMR. Clock output can also be fixed low or high. Smart Card Mode Register (SCMR) Settings: Clear both the SDIR bit and SINV bit cleared to 0 if the smart card is of the direct convention type, and set both to 1 if of the inverse convention type. To use the smart card interface, set the SMIF bit to 1.
Rev.4.00 Aug. 20, 2007 Page 394 of 638 REJ09B0395-0400
13. Smart Card Interface
The register settings and examples of starting character waveforms are shown below for two smart cards, one following the direct convention and one the inverse convention. 1. Direct Convention (SDIR = SINV = O/E = 0)
(Z) A Ds Z D0 Z D1 A D2 Z D3 Z D4 Z D5 A D6 A D7 Z Dp (Z) State
With the direct convention type, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. In the example above, the first character data is H'3B. The parity bit is 1, following the even parity rule designated for smart cards. 2. Inverse Convention (SDIR = SINV = O/E = 1)
(Z) A Ds Z D7 Z D6 A D5 A D4 A D3 A D2 A D1 A D0 Z Dp (Z) State
With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. In the example above, the first character data is H'3F. The parity bit is 0, corresponding to state Z, following the even parity rule designated for smart cards. In the H8/3008, inversion specified by the SINV bit applies only to the data bits, D7 to D0. For parity bit inversion, the O/E bit in SMR must be set to odd parity mode. This applies to both transmission and reception.
Rev.4.00 Aug. 20, 2007 Page 395 of 638 REJ09B0395-0400
13. Smart Card Interface
13.3.5
Clock
Only an internal clock generated by the on-chip baud rate generator can be used as the transmit/receive clock for the smart card interface. The bit rate is set with the bit rate register (BRR) and the CKS1 and CKS0 bits in the serial mode register (SMR). The equation for calculating the bit rate is shown below. Table 13.5 shows some sample bit rates. If clock output is selected with CKE0 set to 1, a clock with a frequency of 372 times the bit rate is output from the SCK pin.
B=
1488 x
22n-1
x (N + 1)
x 106
where, N: BRR setting (0 N 255) B: Bit rate (bit/s) : Operating frequency (MHz) n: See table 13.4 Table 13.4 n-Values of CKS1 and CKS0 Settings
n 0 1 2 3 1 CKS1 0 CKS0 0 1 0 1
Note: If the gear function is used to divide the clock frequency, use the divided frequency to calculate the bit rate. The equation above applies directly to 1/1 frequency division.
Table 13.5 Bit Rates (bits/s) for Various BRR Settings (When n = 0)
(MHz) N 0 1 2 7.1424 9600.0 4800.0 3200.0 10.00 10.7136 13.00 17473.1 8736.6 5824.4 14.2848 16.00 19200.0 21505.4 9600.0 6400.0 10752.7 7168.5 18.00 24193.5 12096.8 8064.5 20.00 25.00
13440.9 14400.0 6720.4 4480.3 7200.0 4800.0
26881.7 33602.2 13440.9 16801.1 8960.6 11200.7
Note: Bit rates are rounded off to two decimal places.
Rev.4.00 Aug. 20, 2007 Page 396 of 638 REJ09B0395-0400
13. Smart Card Interface
The following equation calculates the bit rate register (BRR) setting from the operating frequency and bit rate. N is an integer from 0 to 255, specifying the value with the smaller error.
N=
1488 x 22n-1 x B
x 106 - 1
Table 13.6 BRR Settings for Typical Bit Rates (bits/s) (When n = 0)
(MHz) 7.1424 10.00 N Error 1 30 10.7136 N Error 1 25 13.00 N Error 1 8.99 14.2848 N Error 1 0.00 16.00 N Error 1 12.01 18.00 N Error 2 15.99 20.00 N Error 2 6.66 25.00 N Error 3 12.49
bit/s
9600
N Error 0 0.00
Table 13.7 Maximum Bit Rates for Various Frequencies (Smart Card Interface Mode)
(MHz) 7.1424 10.00 10.7136 13.00 14.2848 16.00 18.00 20.00 25.00 Maximum Bit Rate (bits/s) 9600 13441 14400 17473 19200 21505 24194 26882 33602 N 0 0 0 0 0 0 0 0 0 n 0 0 0 0 0 0 0 0 0
The bit rate error is given by the following equation:
Error (%) =
1488 x
22n-1
x B x (N + 1)
x 106 - 1
x 100
Rev.4.00 Aug. 20, 2007 Page 397 of 638 REJ09B0395-0400
13. Smart Card Interface
13.3.6
Transmitting and Receiving Data
Initialization: Before transmitting or receiving data, the smart card interface must be initialized as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. 1. Clear the TE and RE bits to 0 in the serial control register (SCR). 2. Clear error flags ERS, PER, and ORER to 0 in the serial status register (SSR). 3. Set the parity bit (O/E) and baud rate generator select bits (CKS1 and CKS0) in the serial mode register (SMR). Clear the C/A, CHR, and MP bits to 0, and set the STOP and PE bits to 1. 4. Set the SMIF, SDIR, and SINV bits in the smart card mode register (SCMR). When the SMIF bit is set to 1, the TxD pin and RxD pin are both switched from port to SCI pin functions and go to the high-impedance state. 5. Set a value corresponding to the desired bit rate in the bit rate register (BRR). 6. Set the CKE0 bit in SCR. Clear the TIE, RIE, TE, RE, MPIE, TEIE, and CKE1 bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. 7. Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. Transmitting Serial Data: As data transmission in smart card mode involves error signal sampling and retransmission processing, the processing procedure is different from that for the normal SCI. Figure 13.5 shows a sample transmission processing flowchart. 1. Perform smart card interface mode initialization as described in Initialization above. 2. Check that the ERS error flag is cleared to 0 in SSR. 3. Repeat steps 2 and 3 until it can be confirmed that the TEND flag is set to 1 in SSR. 4. Write the transmit data in TDR, clear the TDRE flag to 0, and perform the transmit operation. The TEND flag is cleared to 0. 5. To continue transmitting data, go back to step 2. 6. To end transmission, clear the TE bit to 0. The above processing may include interrupt handling. If transmission ends and the TEND flag is set to 1 while the TIE bit is set to 1 and interrupt requests are enabled, a transmit-data-empty interrupt (TXI) will be requested. If an error occurs in transmission and the ERS flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a transmit/receive-error interrupt (ERI) will be requested. The timing of TEND flag setting depends on the GM bit in SMR.
Rev.4.00 Aug. 20, 2007 Page 398 of 638 REJ09B0395-0400
13. Smart Card Interface
Figure 13.4 shows timing of TEND flag setting. For details, see Interrupt Operations in this section.
Serial data
Ds
Dp
DE Guard time
(1) GM = 0 TEND
12.5 etu
(2) GM = 1 TEND
11.0 etu
Figure 13.4 Timing of TEND Flag Setting
Rev.4.00 Aug. 20, 2007 Page 399 of 638 REJ09B0395-0400
13. Smart Card Interface
Start Initialization Start transmitting
No FER/ERS = 0? Yes Error handling No TEND = 1? Yes Write transmit data in TDR, and clear TDRE flag to 0 in SSR No
All data transmitted? Yes No FER/ERS = 0? Yes Error handling
No TEND = 1? Yes Clear TE bit to 0
End
Figure 13.5 Sample Transmission Processing Flowchart
Rev.4.00 Aug. 20, 2007 Page 400 of 638 REJ09B0395-0400
13. Smart Card Interface
TDR 1. Data write 2. Transfer from TDR to TSR 3. Serial data output Data 1 Data 1 Data 1
TSR (shift register)
Data 1
Data remains in TDR Data 1 I/O signal output
In case of normal transmission: TEND flag is set In case of transmit error: ERS flag is set Steps 2 and 3 above are repeated until the TEND flag is set. Note: When the ERS flag is set, it should be cleared until transfer of the last bit (D7 in LSB-first transmission, D0 in MSB-first transmission) of the retransmit data to be transmitted next has been completed.
Figure 13.6 Relation Between Transmit Operation and Internal Registers
I/O data
Ds
Da
Db
Dc
Dd
De
Df
Dg
Dh
Dp
DE Guard time
TXI (TEND interrupt)
12.5 etu
When GM = 0
11.0 etu
When GM = 1
Figure 13.7 Timing of TEND Flag Setting
Rev.4.00 Aug. 20, 2007 Page 401 of 638 REJ09B0395-0400
13. Smart Card Interface
Receiving Serial Data: Data reception in smart card mode uses the same processing procedure as for the normal SCI. Figure 13.8 shows a sample reception processing flowchart. 1. Perform smart card interface mode initialization as described in Initialization above. 2. Check that the ORER flag and PER flag are cleared to 0 in SSR. If either is set, perform the appropriate receive error handling, then clear both the ORER and the PER flag to 0. 3. Repeat steps 2 and 3 until it can be confirmed that the RDRF flag is set to 1. 4. Read the receive data from RDR. 5. To continue receiving data, clear the RDRF flag to 0 and go back to step 2. 6. To end reception, clear the RE bit to 0.
Start Initialization Start receiving
ORER = 0 and PER = 0? Yes
No
Error handling No RDRF = 1? Yes Read RDR and clear RDRF flag to 0 in SSR
No
All data received? Yes Clear RE bit to 0
Figure 13.8 Sample Reception Processing Flowchart The above procedure may include interrupt handling.
Rev.4.00 Aug. 20, 2007 Page 402 of 638 REJ09B0395-0400
13. Smart Card Interface
If reception ends and the RDRF flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a receive-data-full interrupt (RXI) will be requested. If an error occurs in reception and either the ORER flag or the PER flag is set to 1, a transmit/receive-error interrupt (ERI) will be requested. For details, see Interrupt Operations in this section. If a parity error occurs during reception and the PER flag is set to 1, the received data is transferred to RDR, so the erroneous data can be read. Switching Modes: When switching from receive mode to transmit mode, first confirm that the receive operation has been completed, then start from initialization, clearing RE to 0 and setting TE to 1. The RDRF, PER, or ORER flag can be used to check that the receive operation has been completed. When switching from transmit mode to receive mode, first confirm that the transmit operation has been completed, then start from initialization, clearing TE to 0 and setting RE to 1. The TEND flag can be used to check that the transmit operation has been completed. Fixing Clock Output: When the GM bit is set to 1 in SMR, clock output can be fixed by means of the CKE1 and CKE0 bits in SCR. The minimum clock pulse width can be set to the specified width in this case. Figure 13.9 shows the timing for fixing clock output. In this example, GM = 1, CKE1 = 0, and the CKE0 bit is controlled.
Specified pulse width CKE1 value SCK Specified pulse width
SCR write (CKE0 = 0)
SCR write (CKE0 = 1)
Figure 13.9 Timing for Fixing Cock Output
Rev.4.00 Aug. 20, 2007 Page 403 of 638 REJ09B0395-0400
13. Smart Card Interface
Interrupt Operations: The smart card interface has three interrupt sources: transmit-data-empty (TXI), transmit/receive-error (ERI), and receive-data-full (RXI). The transmit-end interrupt request (TEI) is not available in smart card mode. A TXI interrupt is requested when the TEND flag is set to 1 in SSR. An RXI interrupt is requested when the RDRF flag is set to 1 in SSR. An ERI interrupt is requested when the ORER, PER, or ERS flag is set to 1 in SSR. These relationships are shown in table 13.8. Table 13.8 Smart Card Interface Mode Operating States and Interrupt Sources
Operating State Transmit Mode Normal operation Error Receive Mode Normal operation Error Flag TEND ERS RDRF PER, ORER Enable Bit TIE RIE RIE RIE Interrupt Source TXI ERI RXI ERI
Examples of Operation in GSM Mode: When switching between smart card interface mode and software standby mode, use the following procedures to maintain the clock duty cycle. * Switching from smart card interface mode to software standby mode 1. Set the P94 data register (DR) and data direction register (DDR) to the values for the fixed output state in software standby mode. 2. Write 0 in the TE and RE bits in the serial control register (SCR) to stop transmit/receive operations. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. 3. Write 0 in the CKE0 bit in SCR to stop the clock. 4. Wait for one serial clock cycle. During this period, the duty cycle is preserved and clock output is fixed at the specified level. 5. Write H'00 in the serial mode register (SMR) and smart card mode register (SCMR). 6. Make the transition to the software standby state. * Returning from software standby mode to smart card interface mode 1'. Clear the software standby state. 2'. Set the CKE1 bit in SCR to the value for the fixed output state at the start of software standby (the current P94 pin state). 3'. Set smart card interface mode and output the clock. Clock signal generation is started with the normal duty cycle.
Rev.4.00 Aug. 20, 2007 Page 404 of 638 REJ09B0395-0400
13. Smart Card Interface
Software standby
Normal operation
Normal operation
123
4
56
1' 2' 3'
Figure 13.10 Procedure for Stopping and Restarting the Clock Use the following procedure to secure the clock duty cycle after powering on. 1. The initial state is port input and high impedance. Use pull-up or pull-down resistors to fix the potential. 2. Fix at the output specified by the CKE1 bit in SCR. 3. Set SMR and SCMR, and switch to smart card interface mode operation. 4. Set the CKE0 bit to 1 in SCR to start clock output.
Rev.4.00 Aug. 20, 2007 Page 405 of 638 REJ09B0395-0400
13. Smart Card Interface
13.4
Usage Notes
The following points should be noted when using the SCI as a smart card interface. Receive Data Sampling Timing and Receive Margin in Smart Card Interface Mode: In smart card interface mode, the SCI operates on a base clock with a frequency of 372 times the transfer rate. In reception, the SCI synchronizes internally with the fall of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the 186th base clock pulse. The timing is shown in figure 13.11.
372 clocks 186 clocks 0 185 371 0 185 371 0
Internal base clock
Receive data (RxD)
Start bit
D0
D1
Synchronization sampling timing
Data sampling timing
Figure 13.11 Receive Data Sampling Timing in Smart Card Interface Mode
Rev.4.00 Aug. 20, 2007 Page 406 of 638 REJ09B0395-0400
13. Smart Card Interface
The receive margin can therefore be expressed as follows. Receive margin in smart card interface mode:
M = (0.5 - 1 2N ) - (L - 0.5) F - D - 0.5 N (1 + F) x 100%
Legend: M: Receive margin (%) N: Ratio of clock frequency to bit rate (N = 372) D: Clock duty cycle (D = 0 to 1.0) L: Frame length (L =10) F: Absolute deviation of clock frequency From the above equation, if F = 0 and D = 0.5, the receive margin is as follows. When D = 0.5 and F = 0:
M = (0.5 - 1/2 x 372) x 100% = 49.866%
Retransmission: Retransmission is performed by the SCI in receive mode and transmit mode as described below. * Retransmission when SCI is in Receive Mode Figure 13.12 illustrates retransmission when the SCI is in receive mode. 1. If an error is found when the received parity bit is checked, the PER bit is automatically set to 1. If the RIE bit in SCR is set to the enable state, an ERI interrupt is requested. The PER bit should be cleared to 0 in SSR before the next parity bit sampling timing. 2. The RDRF bit in SSR is not set for the frame in which the error has occurred. 3. If an error is found when the received parity bit is checked, the PER bit is not set to 1 in SSR. 4. If no error is found when the received parity bit is checked, the receive operation is assumed to have been completed normally, and the RDRF bit is automatically set to 1 in SSR. If the RIE bit in SCR is set to the enable state, an RXI interrupt is requested. 5. When a normal frame is received, the data pin is held in three-state at the error signal transmission timing.
Rev.4.00 Aug. 20, 2007 Page 407 of 638 REJ09B0395-0400
13. Smart Card Interface
Frame n
Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp DE
Retransmitted frame
Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp (DE)
Frame n + 1
Ds D0 D1 D2 D3 D4
RDRF [2] PER [1] [3] [4]
Figure 13.12 Retransmission in SCI Receive Mode * Retransmission when SCI is in Transmit Mode Figure 13.13 illustrates retransmission when the SCI is in transmit mode. 6. If an error signal is sent back from the receiving device after transmission of one frame is completed, the ERS bit is set to 1 in SSR. If the RIE bit in SCR is set to the enable state, an ERI interrupt is requested. The ERS bit should be cleared to 0 in SSR before the next parity bit sampling timing. 7. The TEND bit in SSR is not set for the frame for which the error signal was received. 8. If an error signal is not sent back from the receiving device, the ERS flag is not set in SSR. 9. If an error signal is not sent back from the receiving device, transmission of one frame, including retransmission, is assumed to have been completed, and the TEND bit is set to 1 in SSR. If the TIE bit in SCR is set to the enable state, a TXI interrupt is requested.
Frame n
Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp DE
Retransmitted frame
Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp (DE)
Frame n + 1
Ds D0 D1 D2 D3 D4
TDRE Transfer from TDR to TSR TEND [7] ERS [6] [8] [9] Transfer from TDR to TSR Transfer from TDR to TSR
Figure 13.13 Retransmission in SCI Transmit Mode
Rev.4.00 Aug. 20, 2007 Page 408 of 638 REJ09B0395-0400
13. Smart Card Interface
Note on Block Transfer Mode Support: The smart card interface installed in the H8/3008 supports an IC card (smart card) interface with provision for ISO/IEC7816-3 T = 0 (character transmission). Therefore, block transfer operations are not supported (error signal transmission, detection, and automatic data retransmission are not performed).
Rev.4.00 Aug. 20, 2007 Page 409 of 638 REJ09B0395-0400
13. Smart Card Interface
Rev.4.00 Aug. 20, 2007 Page 410 of 638 REJ09B0395-0400
14. A/D Converter
Section 14 A/D Converter
14.1 Overview
The H8/3008 includes a 10-bit successive-approximations A/D converter with a selection of up to eight analog input channels. When the A/D converter is not used, it can be halted independently to conserve power. For details see section 18.6, Module Standby Function. The H8/3008 supports 70/134-state conversion as a high-speed conversion mode. Note that it differs in this respect from the H8/3048 Group, which supports 134/266-state conversion. 14.1.1 Features
A/D converter features are listed below. * 10-bit resolution * Eight input channels * Selectable analog conversion voltage range The analog voltage conversion range can be programmed by input of an analog reference voltage at the VREF pin. * High-speed conversion Conversion time: minimum 5.36 s per channel * Two conversion modes Single mode: A/D conversion of one channel Scan mode: continuous A/D conversion on one to four channels * Four 16-bit data registers A/D conversion results are transferred for storage into data registers corresponding to the channels. * Sample-and-hold function * Three conversion start sources The A/D converter can be activated by software, an external trigger, or an 8-bit timer compare match. * A/D interrupt requested at end of conversion At the end of A/D conversion, an A/D end interrupt (ADI) can be requested.
Rev.4.00 Aug. 20, 2007 Page 411 of 638 REJ09B0395-0400
14. A/D Converter
14.1.2
Block Diagram
Figure 14.1 shows a block diagram of the A/D converter.
Internal data bus
Bus interface ADDRC ADDRD ADCSR ADDRA ADDRB
Module data bus
AVCC VREF AVSS 10-bit D/A
Successiveapproximations register
AN 0 AN 1 AN 2 AN 3 AN 4 AN 5 AN 6 AN 7 ADTRG Compare match A0 ADTE 8-bit timer 8TCSR0 Legend: ADCR: ADCSR: ADDRA: ADDRB: ADDRC: ADDRD: Analog multiplexer
+ - Comparator Control circuit Sample-andhold circuit /8 /4
ADCR
ADI interrupt signal
A/D control register A/D control/status register A/D data register A A/D data register B A/D data register C A/D data register D
Figure 14.1 A/D Converter Block Diagram
Rev.4.00 Aug. 20, 2007 Page 412 of 638 REJ09B0395-0400
14. A/D Converter
14.1.3
Pin Configuration
Table 14.1 summarizes the A/D converter's input pins. The eight analog input pins are divided into two groups: group 0 (AN0 to AN3), and group 1 (AN4 to AN7). AVCC and AVSS are the power supply for the analog circuits in the A/D converter. VREF is the A/D conversion reference voltage. Table 14.1 A/D Converter Pins
Pin Name Analog power supply pin Analog ground pin Reference voltage pin Analog input pin 0 Analog input pin 1 Analog input pin 2 Analog input pin 3 Analog input pin 4 Analog input pin 5 Analog input pin 6 Analog input pin 7 A/D external trigger input pin Abbreviation I/O AVCC AVSS VREF AN0 AN1 AN2 AN3 AN4 AN5 AN6 AN7 ADTRG Input Input Input Input Input Input Input Input Input Input Input Input External trigger input for starting A/D conversion Group 1 analog inputs Function Analog power supply Analog ground and reference voltage Analog reference voltage Group 0 analog inputs
Rev.4.00 Aug. 20, 2007 Page 413 of 638 REJ09B0395-0400
14. A/D Converter
14.1.4
Register Configuration
Table 14.2 summarizes the A/D converter's registers. Table 14.2 A/D Converter Registers
Address* H'FFFE0 H'FFFE1 H'FFFE2 H'FFFE3 H'FFFE4 H'FFFE5 H'FFFE6 H'FFFE7 H'FFFE8 H'FFFE9
1
Name A/D data register A H A/D data register A L A/D data register B H A/D data register B L A/D data register C H A/D data register C L A/D data register D H A/D data register D L A/D control/status register A/D control register
Abbreviation ADDRAH ADDRAL ADDRBH ADDRBL ADDRCH ADDRCL ADDRDH ADDRDL ADCSR ADCR
R/W R R R R R R R R R/(W)* R/W
2
Initial Value H'00 H'00 H'00 H'00 H'00 H'00 H'00 H'00 H'00 H'7E
Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written in bit 7, to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 414 of 638 REJ09B0395-0400
14. A/D Converter
14.2
14.2.1
Bit ADDRn
Register Descriptions
A/D Data Registers A to D (ADDRA to ADDRD)
15 0 R 14 0 R 13 0 R 12 0 R 11 0 R 10 0 R 9 0 R 8 0 R 7 0 R 6 0 R 5 0 R 4 0 R 3 0 R 2 0 R 1 0 R 0 0 R
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0
Initial value Read/Write
A/D conversion data 10-bit data giving an A/D conversion result Note: n = A to D
Reserved bits
The four A/D data registers (ADDRA to ADDRD) are 16-bit read-only registers that store the results of A/D conversion. An A/D conversion produces 10-bit data, which is transferred for storage into the A/D data register corresponding to the selected channel. The upper 8 bits of the result are stored in the upper byte of the A/D data register. The lower 2 bits are stored in the lower byte. Bits 5 to 0 of an A/D data register are reserved bits that are always read as 0. Table 14.3 indicates the pairings of analog input channels and A/D data registers. The CPU can always read the A/D data registers. The upper byte can be read directly, but the lower byte is read through a temporary register (TEMP). For details see section 14.3, CPU Interface. The A/D data registers are initialized to H'0000 by a reset and in standby mode. Table 14.3 Analog Input Channels and A/D Data Registers (ADDRA to ADDRD)
Analog Input Channel Group 0 AN0 AN1 AN2 AN3 Group 1 AN4 AN5 AN6 AN7 A/D Data Register ADDRA ADDRB ADDRC ADDRD
Rev.4.00 Aug. 20, 2007 Page 415 of 638 REJ09B0395-0400
14. A/D Converter
14.2.2
Bit
A/D Control/Status Register (ADCSR)
7 ADF 0 R/(W) * 6 ADIE 0 R/W 5 ADST 0 R/W 4 SCAN 0 R/W 3 CKS 0 R/W 2 CH2 0 R/W 1 CH1 0 R/W 0 CH0 0 R/W
Initial value Read/Write
Channel select 2 to 0 These bits select analog input channels Clock select Selects the A/D conversion time Scan mode Selects single mode or scan mode A/D start Starts or stops A/D conversion A/D interrupt enable Enables and disables A/D end interrupts A/D end flag Indicates end of A/D conversion Note: * Only 0 can be written, to clear the flag.
ADCSR is an 8-bit readable/writable register that selects the mode and controls the A/D converter. ADCSR is initialized to H'00 by a reset and in standby mode. Bit 7--A/D End Flag (ADF): Indicates the end of A/D conversion.
Bit 7 ADF 0 1 Description [Clearing condition] Read ADF when ADF = 1, then write 0 in ADF. [Setting conditions] * Single mode: A/D conversion ends * Scan mode: A/D conversion ends in all selected channels (Initial value)
Rev.4.00 Aug. 20, 2007 Page 416 of 638 REJ09B0395-0400
14. A/D Converter
Bit 6--A/D Interrupt Enable (ADIE): Enables or disables the interrupt (ADI) requested at the end of A/D conversion.
Bit 6 ADIE 0 1 Description A/D end interrupt request (ADI) is disabled A/D end interrupt request (ADI) is enabled (Initial value)
Bit 5--A/D Start (ADST): Starts or stops A/D conversion. The ADST bit remains set to 1 during A/D conversion. It can also be set to 1 by external trigger input at the ADTRG pin, or by an 8-bit timer compare match.
Bit 5 ADST 0 1 Description A/D conversion is stopped (Initial value) Single mode: A/D conversion starts; ADST is automatically cleared to 0 when conversion ends. Scan mode: A/D conversion starts and continues, cycling among the selected channels, until ADST is cleared to 0 by software, by a reset, or by a transition to standby mode.
Bit 4--Scan Mode (SCAN): Selects single mode or scan mode. For further information on operation in these modes, see section 14.4, Operation. Clear the ADST bit to 0 before switching the conversion mode.
Bit 4 SCAN 0 1 Description Single mode Scan mode (Initial value)
Bit 3--Clock Select (CKS): Selects the A/D conversion time. Clear the ADST bit to 0 before switching the conversion time.
Bit 3 CKS 0 1 Description Conversion time = 134 states (maximum) Conversion time = 70 states (maximum) (Initial value)
Rev.4.00 Aug. 20, 2007 Page 417 of 638 REJ09B0395-0400
14. A/D Converter
Bits 2 to 0--Channel Select 2 to 0 (CH2 to CH0): These bits and the SCAN bit select the analog input channels. Clear the ADST bit to 0 before changing the channel selection.
Group Selection CH2 0 CH1 0 Channel Selection CH0 0 1 1 0 1 1 0 0 1 1 0 1 Single Mode AN0 (Initial value) AN1 AN2 AN3 AN4 AN5 AN6 AN7 Description Scan Mode AN0 AN0, AN1 AN0 to AN2 AN0 to AN3 AN4 AN4, AN5 AN4 to AN6 AN4 to AN7
14.2.3
Bit
A/D Control Register (ADCR)
7 TRGE 0 R/W 6 1 5 1 4 1 3 1 Reserved bits Trigger enable Enables or disables starting of A/D conversion by an external trigger or 8-bit timer compare match 2 1 1 1 0 0 R/W
Initial value Read/Write
ADCR is an 8-bit readable/writable register that enables or disables starting of A/D conversion by external trigger input or an 8-bit timer compare match signal. ADCR is initialized to H'7F by a reset and in standby mode.
Rev.4.00 Aug. 20, 2007 Page 418 of 638 REJ09B0395-0400
14. A/D Converter
Bit 7--Trigger Enable (TRGE): Enables or disables starting of A/D conversion by an external trigger or 8-bit timer compare match.
Bit 7 TRGE 0 1 Description Starting of A/D conversion by an external trigger or 8-bit timer compare match is disabled A/D conversion is started at the falling edge of the external trigger signal (ADTRG) or by an 8-bit timer compare match (Initial value)
External trigger pin and 8-bit timer selection is performed by the 8-bit timer. For details, see section 9, 8-Bit Timers. Bits 6 to 1--Reserved: These bits cannot be modified and are always read as 1. Bit 0--Reserved: This bit can be read or written, but must not be set to 1.
14.3
CPU Interface
ADDRA to ADDRD are 16-bit registers, but they are connected to the CPU by an 8-bit data bus. Therefore, although the upper byte can be be accessed directly by the CPU, the lower byte is read through an 8-bit temporary register (TEMP). An A/D data register is read as follows. When the upper byte is read, the upper-byte value is transferred directly to the CPU and the lower-byte value is transferred into TEMP. Next, when the lower byte is read, the TEMP contents are transferred to the CPU. When reading an A/D data register, always read the upper byte before the lower byte. It is possible to read only the upper byte, but if only the lower byte is read, incorrect data may be obtained. Figure 14.2 shows the data flow for access to an A/D data register.
Rev.4.00 Aug. 20, 2007 Page 419 of 638 REJ09B0395-0400
14. A/D Converter
Upper-byte read
CPU (H'AA)
Module data bus Bus interface
TEMP (H'40)
ADDRnH (H'AA)
ADDRnL (H'40)
Lower-byte read
CPU (H'40)
Module data bus Bus interface
TEMP (H'40)
ADDRnH (H'AA)
ADDRnL (H'40)
Note: n = A to D
Figure 14.2 A/D Data Register Access Operation (Reading H'AA40)
Rev.4.00 Aug. 20, 2007 Page 420 of 638 REJ09B0395-0400
14. A/D Converter
14.4
Operation
The A/D converter operates by successive approximations with 10-bit resolution. It has two operating modes: single mode and scan mode. 14.4.1 Single Mode (SCAN = 0)
Single mode should be selected when only one A/D conversion on one channel is required. A/D conversion starts when the ADST bit is set to 1 by software, or by external trigger input. The ADST bit remains set to 1 during A/D conversion and is automatically cleared to 0 when conversion ends. When conversion ends the ADF flag is set to 1. If the ADIE bit is also set to 1, an ADI interrupt is requested at this time. To clear the ADF flag to 0, first read ADCSR, then write 0 in ADF. When the mode or analog input channel must be switched during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the mode or channel is changed. Typical operations when channel 1 (AN1) is selected in single mode are described next. Figure 14.3 shows a timing diagram for this example. 1. Single mode is selected (SCAN = 0), input channel AN1 is selected (CH2 = CH1 = 0, CH0 = 1), the A/D interrupt is enabled (ADIE = 1), and A/D conversion is started (ADST = 1). 2. When A/D conversion is completed, the result is transferred into ADDRB. At the same time the ADF flag is set to 1, the ADST bit is cleared to 0, and the A/D converter becomes idle. 3. Since ADF = 1 and ADIE = 1, an ADI interrupt is requested. 4. The A/D interrupt handling routine starts. 5. The routine reads ADCSR, then writes 0 in the ADF flag. 6. The routine reads and processes the conversion result (ADDRB). 7. Execution of the A/D interrupt handling routine ends. After that, if the ADST bit is set to 1, A/D conversion starts again and steps 2 to 7 are repeated.
Rev.4.00 Aug. 20, 2007 Page 421 of 638 REJ09B0395-0400
Set *
ADIE A/D conversion starts Clear * Clear * Set * Set *
14. A/D Converter
ADST
ADF Idle
State of channel 0 (AN 0) Idle
A/D conversion (1)
Rev.4.00 Aug. 20, 2007 Page 422 of 638 REJ09B0395-0400
Idle
A/D conversion (2)
State of channel 1 (AN 1) Idle
Idle
State of channel 2 (AN 2) Idle
State of channel 3 (AN 3)
ADDRA Read conversion result A/D conversion result (1) Read conversion result A/D conversion result (2)
ADDRB
ADDRC
ADDRD
Figure 14.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected)
Note: * Vertical arrows ( ) indicate instructions executed by software.
14. A/D Converter
14.4.2
Scan Mode (SCAN = 1)
Scan mode is useful for monitoring analog inputs in a group of one or more channels. When the ADST bit is set to 1 by software or external trigger input, A/D conversion starts on the first channel in the group (AN0 when CH2 = 0, AN4 when CH2 = 1). When two or more channels are selected, after conversion of the first channel ends, conversion of the second channel (AN1 or AN5) starts immediately. A/D conversion continues cyclically on the selected channels until the ADST bit is cleared to 0. The conversion results are transferred for storage into the A/D data registers corresponding to the channels. When the mode or analog input channel selection must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1. A/D conversion will start again from the first channel in the group. The ADST bit can be set at the same time as the mode or channel selection is changed. Typical operations when three channels in group 0 (AN0 to AN2) are selected in scan mode are described next. Figure 14.4 shows a timing diagram for this example. 1. Scan mode is selected (SCAN = 1), scan group 0 is selected (CH2 = 0), analog input channels AN0 to AN2 are selected (CH1 = 1, CH0 = 0), and A/D conversion is started (ADST = 1). 2. When A/D conversion of the first channel (AN0) is completed, the result is transferred into ADDRA. Next, conversion of the second channel (AN1) starts automatically. 3. Conversion proceeds in the same way through the third channel (AN2). 4. When conversion of all selected channels (AN0 to AN2) is completed, the ADF flag is set to 1 and conversion of the first channel (AN0) starts again. If the ADIE bit is set to 1, an ADI interrupt is requested when A/D conversion ends. 5. Steps 2 to 4 are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops. After that, if the ADST bit is set to 1, A/D conversion starts again from the first channel (AN0).
Rev.4.00 Aug. 20, 2007 Page 423 of 638 REJ09B0395-0400
Continuous A/D conversion Set *1 Clear*1
14. A/D Converter
ADST Clear*1 A/D conversion time Idle
A/D conversion (1)
ADF Idle A/D conversion (4) Idle
State of channel 0 (AN 0) Idle Idle A/D conversion (2)
Rev.4.00 Aug. 20, 2007 Page 424 of 638 REJ09B0395-0400
A/D conversion (5)*2 Idle Idle A/D conversion (3) Idle Idle Transfer A/D conversion result (1) A/D conversion result (4) A/D conversion result (2) A/D conversion result (3)
State of channel 1 (AN 1)
State of channel 2 (AN 2)
State of channel 3 (AN 3)
ADDRA
ADDRB
ADDRC
Figure 14.4 Example of A/D Converter Operation (Scan Mode, Channels AN0 to AN2 Selected)
ADDRD
Notes: 1. Vertical arrows ( ) indicate instructions executed by software. 2. Data currently being converted is ignored.
14. A/D Converter
14.4.3
Input Sampling and A/D Conversion Time
The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input at a time tD after the ADST bit is set to 1, then starts conversion. Figure 14.5 shows the A/D conversion timing. Table 14.4 indicates the A/D conversion time. As indicated in figure 14.5, the A/D conversion time includes tD and the input sampling time. The length of tD varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 14.4. In scan mode, the values given in table 14.4 apply to the first conversion. In the second and subsequent conversions the conversion time is fixed at 128 states when CKS = 0 or 66 states when CKS = 1.
Rev.4.00 Aug. 20, 2007 Page 425 of 638 REJ09B0395-0400
14. A/D Converter
(1)
Address bus
(2)
Write signal Input sampling timing
ADF tD t SPL t CONV Legend: ADCSR write cycle (1): ADCSR address (2): Synchronization delay tD : t SPL : Input sampling time t CONV : A/D conversion time
Figure 14.5 A/D Conversion Timing Table 14.4 A/D Conversion Time (Single Mode)
CKS = 0 Symbol Synchronization delay Input sampling time A/D conversion time tD tSPL tCONV Min 6 131 Typ 31 Max 9 134 Min 4 69 CKS = 1 Typ 15 Max 5 70
Note: Values in the table are numbers of states.
Rev.4.00 Aug. 20, 2007 Page 426 of 638 REJ09B0395-0400
14. A/D Converter
14.4.4
External Trigger Input Timing
A/D conversion can be externally triggered. When the TRGE bit is set to 1 in ADCR and the 8-bit timer's ADTE bit is cleared to 0, external trigger input is enabled at the ADTRG pin. A high-tolow transition at the ADTRG pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as if the ADST bit had been set to 1 by software. Figure 14.6 shows the timing.
ADTRG
Internal trigger signal
ADST A/D conversion
Figure 14.6 External Trigger Input Timing
14.5
Interrupts
The A/D converter generates an interrupt (ADI) at the end of A/D conversion. The ADI interrupt request can be enabled or disabled by the ADIE bit in ADCSR.
Rev.4.00 Aug. 20, 2007 Page 427 of 638 REJ09B0395-0400
14. A/D Converter
14.6
Usage Notes
When using the A/D converter, note the following points: 1. Analog Input Voltage Range During A/D conversion, the voltages input to the analog input pins ANn should be in the range AVSS ANn VREF. 2. Relationships of AVCC and AVSS to VCC and VSS AVCC, AVSS, VCC, and VSS should be related as follows: AVSS = VSS. AVCC and AVSS must not be left open, even if the A/D converter is not used. 3. VREF Programming Range The reference voltage input at the VREF pin should be in the range VREF AVCC. 4. Note on Board Design In board layout, separate the digital circuits from the analog circuits as much as possible. Particularly avoid layouts in which the signal lines of digital circuits cross or closely approach the signal lines of analog circuits. Induction and other effects may cause the analog circuits to operate incorrectly, or may adversely affect the accuracy of A/D conversion. The analog input signals (AN0 to AN7), analog reference voltage (VREF), and analog supply voltage (AVCC) must be separated from digital circuits by the analog ground (AVSS). The analog ground (AVSS) should be connected to a stable digital ground (VSS) at one point on the board. 5. Note on Noise To prevent damage from surges and other abnormal voltages at the analog input pins (AN0 to AN7) and analog reference voltage pin (VREF), connect a protection circuit like the one in figure 14.7 between AVCC and AVSS. The bypass capacitors connected to AVCC and VREF and the filter capacitors connected to AN0 to AN7 must be connected to AVSS. If filter capacitors like the ones in figure 14.7 are connected, the voltage values input to the analog input pins (AN0 to AN7) will be smoothed, which may give rise to error. Error can also occur if A/D conversion is frequently performed in scan mode so that the current that charges and discharges the capacitor in the sample-and-hold circuit of the A/D converter becomes greater than that input to the analog input pins via input impedance (Rin). The circuit constants should therefore be selected carefully.
Rev.4.00 Aug. 20, 2007 Page 428 of 638 REJ09B0395-0400
14. A/D Converter
AV CC
VREF Rin*2
*1 *1
100 AN0 to AN7 0.1 F
AV SS
Notes: 1. 10 F 0.01 F
2. Rin: input impedance
Figure 14.7 Example of Analog Input Protection Circuit Table 14.5 Analog Input Pin Ratings
Item Analog input capacitance Allowable signal-source impedance Note: * Min Max 20 10* Unit pF k
When conversion time = 134 states, VCC = 4.0 V to 5.5 V, and 13 MHz. For details, see section 19. Electrical Characteristics.
10 k AN0 to AN7 To A/D converter 20 pF
Figure 14.8 Analog Input Pin Equivalent Circuit Note: Numeric values are approximate, except in table 14.5
Rev.4.00 Aug. 20, 2007 Page 429 of 638 REJ09B0395-0400
14. A/D Converter
6. A/D Conversion Accuracy Definitions A/D conversion accuracy in the H8/3008 is defined as follows: Resolution Digital output code length of A/D converter Offset error Deviation from ideal A/D conversion characteristic of analog input voltage required to raise digital output from minimum voltage value 0000000000 to 0000000001 (figure 14.10) Full-scale error Deviation from ideal A/D conversion characteristic of analog input voltage required to raise digital output from 1111111110 to 1111111111 (figure 14.10) Quantization error Intrinsic error of the A/D converter; 1/2 LSB (figure 14.9) Nonlinearity error Deviation from ideal A/D conversion characteristic in range from zero volts to full scale, exclusive of offset error, full-scale error, and quantization error. Absolute accuracy Deviation of digital value from analog input value, including offset error, full-scale error, quantization error, and nonlinearity error.
Rev.4.00 Aug. 20, 2007 Page 430 of 638 REJ09B0395-0400
14. A/D Converter
Digital output
111 110 101 100 011 010 001 000
Ideal A/D conversion characteristic
Quantization error
1/8 2/8 3/8 4/8 5/8 6/8 7/8 FS Analog input voltage
Figure 14.9 A/D Converter Accuracy Definitions (1)
Rev.4.00 Aug. 20, 2007 Page 431 of 638 REJ09B0395-0400
14. A/D Converter
Full-scale error
Digital output
Ideal A/D conversion characteristic
Nonlinearity error
Actual A/D conversion characteristic FS Offset error Analog input voltage
Figure 14.10 A/D Converter Accuracy Definitions (2) 7. Allowable Signal-Source Impedance The analog inputs of the H8/3008 are designed to assure accurate conversion of input signals with a signal-source impedance not exceeding 10 k. The reason for this rating is that it enables the input capacitor in the sample-and-hold circuit in the A/D converter to charge within the sampling time. If the sensor output impedance exceeds 10 k, charging may be inadequate and the accuracy of A/D conversion cannot be guaranteed. If a large external capacitor is provided in single mode, then the internal 10-k input resistance becomes the only significant load on the input. In this case the impedance of the signal source is not a problem. A large external capacitor, however, acts as a low-pass filter. This may make it impossible to track analog signals with high dv/dt (e.g. a variation of 5 mV/s) (figure 14.11). To convert high-speed analog signals or to use scan mode, insert a low-impedance buffer. 8. Effect on Absolute Accuracy Attaching an external capacitor creates a coupling with ground, so if there is noise on the ground line, it may degrade absolute accuracy. The capacitor must be connected to an electrically stable ground, such as AVSS.
Rev.4.00 Aug. 20, 2007 Page 432 of 638 REJ09B0395-0400
14. A/D Converter
If a filter circuit is used, be careful of interference with digital signals on the same board, and make sure the circuit does not act as an antenna.
H8/3008 Sensor output impedance Sensor input Up to 10 k Cin = 15 pF Equivalent circuit of A/D converter 10 k
Low-pass filter C up to 0.1 F
20 pF
Figure 14.11 Analog Input Circuit (Example)
Rev.4.00 Aug. 20, 2007 Page 433 of 638 REJ09B0395-0400
14. A/D Converter
Rev.4.00 Aug. 20, 2007 Page 434 of 638 REJ09B0395-0400
15. D/A Converter
Section 15 D/A Converter
15.1 Overview
The H8/3008 includes a D/A converter with two channels. 15.1.1 Features
D/A converter features are listed below. * Eight-bit resolution * Two output channels * Conversion time: maximum 10 s (with 20-pF capacitive load) * Output voltage: 0 V to VREF * D/A outputs can be sustained in software standby mode
Rev.4.00 Aug. 20, 2007 Page 435 of 638 REJ09B0395-0400
15. D/A Converter
15.1.2
Block Diagram
Figure 15.1 shows a block diagram of the D/A converter.
Module data bus
VREF
DA 0 DA 1 AVSS
8-bit D/A
Control circuit Legend: DACR: DADR0: DADR1: DASTCR:
D/A control register D/A data register 0 D/A data register 1 D/A standby control register
Figure 15.1 D/A Converter Block Diagram
Rev.4.00 Aug. 20, 2007 Page 436 of 638 REJ09B0395-0400
DASTCR
AVCC
DADR0
DADR1
DACR
Bus interface
Internal data bus
15. D/A Converter
15.1.3
Pin Configuration
Table 15.1 summarizes the D/A converter's input and output pins. Table 15.1 D/A Converter Pins
Pin Name Analog power supply pin Analog ground pin Analog output pin 0 Analog output pin 1 Reference voltage input pin Abbreviation I/O AVSS AVSS DA0 DA1 VREF Input Input Output Output Input Function Analog power supply and reference voltage Analog ground and reference voltage Analog output, channel 0 Analog output, channel 1 Analog reference voltage
15.1.4
Register Configuration
Table 15.2 summarizes the D/A converter's registers. Table 15.2 D/A Converter Registers
Address* H'FFF9C H'FFF9D H'FFF9E H'EE01A Note: * Name D/A data register 0 D/A data register 1 D/A control register D/A standby control register Abbreviation DADR0 DADR1 DACR DASTCR R/W R/W R/W R/W R/W Initial Value H'00 H'00 H'1F H'FE
Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 437 of 638 REJ09B0395-0400
15. D/A Converter
15.2
15.2.1
Bit
Register Descriptions
D/A Data Registers 0 and 1 (DADR0, DADR1)
7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 0 R/W
Initial value Read/Write
The D/A data registers (DADR0 and DADR1) are 8-bit readable/writable registers that store the data to be converted. When analog output is enabled, the D/A data register values are constantly converted and output at the analog output pins. The D/A data registers are initialized to H'00 by a reset and in standby mode. When the DASTE bit is set to 1 in the D/A standby control register (DASTCR), the D/A registers are not initialized in software standby mode. 15.2.2
Bit Initial value Read/Write
D/A Control Register (DACR)
7 DAOE1 0 R/W 6 DAOE0 0 R/W 5 DAE 0 R/W 4 1 3 1 2 1 1 1 0 1
D/A enable Controls D/A conversion D/A output enable 0 Controls D/A conversion and analog output D/A output enable 1 Controls D/A conversion and analog output
DACR is an 8-bit readable/writable register that controls the operation of the D/A converter. DACR is initialized to H'1F by a reset and in standby mode. When the DASTE bit is set to 1 in the D/A standby control register (DASTCR), the D/A registers are not initialized in software standby mode.
Rev.4.00 Aug. 20, 2007 Page 438 of 638 REJ09B0395-0400
15. D/A Converter
Bit 7--D/A Output Enable 1 (DAOE1): Controls D/A conversion and analog output.
Bit 7 DAOE1 0 1 Description DA1 analog output is disabled Channel-1 D/A conversion and DA1 analog output are enabled
Bit 6--D/A Output Enable 0 (DAOE0): Controls D/A conversion and analog output.
Bit 6 DAOE0 0 1 Description DA0 analog output is disabled Channel-0 D/A conversion and DA0 analog output are enabled
Bit 5--D/A Enable (DAE): Controls D/A conversion, together with bits DAOE0 and DAOE1. When the DAE bit is cleared to 0, analog conversion is controlled independently in channels 0 and 1. When the DAE bit is set to 1, analog conversion is controlled together in channels 0 and 1. Output of the conversion results is always controlled independently by DAOE0 and DAOE1.
Bit 7 Bit 6 Bit 5 DAOE1 DAOE0 DAE 0 0 0 1 1 1 0 1 1 0 0 1 0 1 0 1 Description D/A conversion is disabled in channels 0 and 1 D/A conversion is enabled in channel 0 D/A conversion is disabled in channel 1 D/A conversion is enabled in channels 0 and 1 D/A conversion is disabled in channel 0 D/A conversion is enabled in channel 1 D/A conversion is enabled in channels 0 and 1 D/A conversion is enabled in channels 0 and 1
When the DAE bit is set to 1, even if bits DAOE0 and DAOE1 in DACR and the ADST bit in ADCSR are cleared to 0, the same current is drawn from the analog power supply as during A/D and D/A conversion. Bits 4 to 0--Reserved: These bits cannot be modified and are always read as 1.
Rev.4.00 Aug. 20, 2007 Page 439 of 638 REJ09B0395-0400
15. D/A Converter
15.2.3
D/A Standby Control Register (DASTCR)
DASTCR is an 8-bit readable/writable register that enables or disables D/A output in software standby mode.
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 Reserved bits D/A standby enable Enables or disables D/A output in software standby mode 3 1 2 1 1 1 0 DASTE 0 R/W
DASTCR is initialized to H'FE by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 1--Reserved: These bits cannot be modified and are always read as 1. Bit 0--D/A Standby Enable (DASTE): Enables or disables D/A output in software standby mode.
Bit 0 DASTE 0 1 Description D/A output is disabled in software standby mode D/A output is enabled in software standby mode (Initial value)
15.3
Operation
The D/A converter has two built-in D/A conversion circuits that can perform conversion independently. D/A conversion is performed constantly while enabled in DACR. If the DADR0 or DADR1 value is modified, conversion of the new data begins immediately. The conversion results are output when bits DAOE0 and DAOE1 are set to 1.
Rev.4.00 Aug. 20, 2007 Page 440 of 638 REJ09B0395-0400
15. D/A Converter
An example of D/A conversion on channel 0 is given next. Timing is indicated in figure 15.2. 1. Data to be converted is written in DADR0. 2. Bit DAOE0 is set to 1 in DACR. D/A conversion starts and DA0 becomes an output pin. The converted result is output after the conversion time.
The output value is DADR contents x VREF 256
Output of this conversion result continues until the value in DADR0 is modified or the DAOE0 bit is cleared to 0. 3. If the DADR0 value is modified, conversion starts immediately, and the result is output after the conversion time. 4. When the DAOE0 bit is cleared to 0, DA0 becomes an input pin.
DADR0 write cycle DACR write cycle DADR0 write cycle DACR write cycle
Address
DADR0 DAOE0 DA 0
Conversion data 1
Conversion data 2
High-impedance state t DCONV Legend: t DCONV : D/A conversion time
Conversion result 1 t DCONV
Conversion result 2
Figure 15.2 Example of D/A Converter Operation
Rev.4.00 Aug. 20, 2007 Page 441 of 638 REJ09B0395-0400
15. D/A Converter
15.4
D/A Output Control
In the H8/3008, D/A converter output can be enabled or disabled in software standby mode. When the DASTE bit is set to 1 in DASTCR, D/A converter output is enabled in software standby mode. The D/A converter registers retain the values they held prior to the transition to software standby mode. When D/A output is enabled in software standby mode, the reference supply current is the same as during normal operation.
Rev.4.00 Aug. 20, 2007 Page 442 of 638 REJ09B0395-0400
16. RAM
Section 16 RAM
16.1 Overview
The H8/3008 has high-speed static RAM on-chip. The RAM is connected to the CPU by a 16-bit data bus. The CPU accesses both byte data and word data in two states, making the RAM useful for rapid data transfer. The on-chip RAM can be enabled or disabled with the RAM enable bit (RAME) in the system control register (SYSCR). When the on-chip RAM is disabled, that area is assigned to external space in the expanded modes. The on-chip RAM specifications for the H8/3008 are shown in table 16.1. Table 16.1 H8/3008 On-Chip RAM Specifications
RAM size Address assignment Modes 1, 2 Modes 3, 4 4 kbytes H'FEF20 to H'FFF1F H'FFEF20 to H'FFFF1F
Rev.4.00 Aug. 20, 2007 Page 443 of 638 REJ09B0395-0400
16. RAM
16.1.1
Block Diagram
Figure 16.1 shows a block diagram of the on-chip RAM.
Internal data bus (upper 8 bits)
Internal data bus (lower 8 bits)
Bus interface
SYSCR
H'FEF20* H'FEF22*
H'FEF21* H'FEF23*
On-chip RAM
H'FFF1E* Even addresses Legend: SYSCR: System control register Note: * The lower 20 bits of the address are shown.
H'FFF1F* Odd addresses
Figure 16.1 RAM Block Diagram 16.1.2 Register Configuration
The on-chip RAM is controlled by SYSCR. Table 16.2 gives the address and initial value of SYSCR. Table 16.2 System Control Register
Address* H'EE012 Note: * Name System control register Abbreviation SYSCR R/W R/W Initial Value H'09
Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 444 of 638 REJ09B0395-0400
16. RAM
16.2
Bit
System Control Register (SYSCR)
7 SSBY 0 R/W 6 STS2 0 R/W 5 STS1 0 R/W 4 STS0 0 R/W 3 UE 1 R/W 2 NMIEG 0 R/W 1 SSOE 0 R/W 0 RAME 1 R/W
Initial value Read/Write
RAM enable bit Enables or disables on-chip RAM Software standby output port enable NMI edge select User bit enable Standby timer select 2 to 0 Software standby
One function of SYSCR is to enable or disable access to the on-chip RAM. The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details about the other bits, see section 3.3, System Control Register (SYSCR). Bit 0--RAM Enable (RAME): Enables or disables the on-chip RAM. The RAME bit is initialized at the rising edge of the input at the RES pin. It is not initialized in software standby mode.
Bit 0 RAME 0 1 Description On-chip RAM is disabled On-chip RAM is enabled (Initial value)
Rev.4.00 Aug. 20, 2007 Page 445 of 638 REJ09B0395-0400
16. RAM
16.3
Operation
When the RAME bit is set to 1, the on-chip RAM is enabled. Accesses to the addresses shown in table 16.1 are directed to the on-chip RAM. In modes 1 to 4 (expanded modes), when the RAME bit is cleared to 0, the off-chip address space is accessed. Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written and read by word access. It can also be written and read by byte access. Byte data is accessed in two states using the upper 8 bits of the data bus. Word data starting at an even address is accessed in two states using all 16 bits of the data bus.
Rev.4.00 Aug. 20, 2007 Page 446 of 638 REJ09B0395-0400
17. Clock Pulse Generator
Section 17 Clock Pulse Generator
17.1 Overview
The H8/3008 has a built-in clock pulse generator (CPG) that generates the system clock () and other internal clock signals (/2 to /4096). After duty adjustment, a frequency divider divides the 1 clock frequency to generate the system clock (). The system clock is output at the pin* and furnished as a master clock to prescalers that supply clock signals to the on-chip supporting modules. Frequency division ratios of 1/1, 1/2, 1/4, and 1/8 can be selected for the frequency 2 divider by settings in a division control register (DIVCR)* . Power consumption in the chip is reduced in almost direct proportion to the frequency division ratio. Notes: 1. Usage of the pin differs depending on the chip operating mode and the PSTOP bit setting in the module standby control register (MSTCR). For details, see section 18.7, System Clock Output Disabling Function. 2. The division ratio of the frequency divider can be changed dynamically during operation. The clock output at the pin also changes when the division ratio is changed. The frequency output at the pin is shown below. = EXTAL x n where, EXTAL: Frequency of crystal resonator or external clock signal n: Frequency division ratio (n = 1/1, 1/2, 1/4, or 1/8)
Rev.4.00 Aug. 20, 2007 Page 447 of 638 REJ09B0395-0400
17. Clock Pulse Generator
17.1.1
Block Diagram
Figure 17.1 shows a block diagram of the clock pulse generator.
CPG XTAL Oscillator EXTAL
Duty adjustment circuit
Frequency divider
Prescalers
Division control register
Data bus
/2 to /4096
Figure 17.1 Block Diagram of Clock Pulse Generator
Rev.4.00 Aug. 20, 2007 Page 448 of 638 REJ09B0395-0400
17. Clock Pulse Generator
17.2
Oscillator Circuit
Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock signal. 17.2.1 Connecting a Crystal Resonator
Circuit Configuration: A crystal resonator can be connected as in the example in figure 17.2. Damping resistance Rd should be selected according to table 17.1 (1), and external capacitances CL1 and CL2 according to table 17.1 (2). An AT-cut parallel-resonance crystal should be used.
CL1 EXTAL
XTAL Rd CL2
Figure 17.2 Connection of Crystal Resonator (Example) If a crystal resonator with a frequency higher than 20 MHz is connected, the external load capacitance values in table 17.1 (2) should not exceed 10 [pF]. Also, in order to improve the accuracy of the oscillation frequency, a thorough study of oscillation matching evaluation, etc., should be carried out when deciding the circuit constants. Table 17.1 (1)
Damping Resistance Value 2 Rd () 1k
Damping Resistance Value
Frequency f (MHz) 2 < f 4 4 < f 8 8 < f 10 10 < f 13 13 < f 16 16 < f 18 18 < f 25 500 200 0 0 0 0 0
Note: A crystal resonator between 2 MHz and 25 MHz can be used. If the chip is to be operated at less than 2 MHz, the on-chip frequency divider should be used. (A crystal resonator of less than 2 MHz cannot be used.)
Rev.4.00 Aug. 20, 2007 Page 449 of 638 REJ09B0395-0400
17. Clock Pulse Generator
Table 17.1 (2)
External Capacitance Values
5 V Version 20 < f 25 10 2 f 20 10 to 22 3 V Version 2 f 16 22 16 f 25 10
External Capacitance Value Frequency f (MHz) CL1 = CL2 (pF)
Crystal Resonator: Figure 17.3 shows an equivalent circuit of the crystal resonator. The crystal resonator should have the characteristics listed in table 17.2.
CL L XTAL Rs EXTAL
C
AT-cut parallel-resonance type
0
Figure 17.3 Crystal Resonator Equivalent Circuit Table 17.2 Crystal Resonator Parameters
Frequency (MHz) Rs max () Co (pF) 2 500 4 120 8 80 10 70 12 60 16 50 18 40 20 40 25 40
7 pF max
Use a crystal resonator with a frequency equal to the system clock frequency (). Notes on Board Design: When a crystal resonator is connected, the following points should be noted: Other signal lines should be routed away from the oscillator circuit to prevent induction from interfering with correct oscillation. See figure 17.4. When the board is designed, the crystal resonator and its load capacitors should be placed as close as possible to the XTAL and EXTAL pins.
Rev.4.00 Aug. 20, 2007 Page 450 of 638 REJ09B0395-0400
17. Clock Pulse Generator
Avoid C
L2
Signal A
Signal B H8/3008 XTAL
EXTAL C
L1
Figure 17.4 Oscillator Circuit Block Board Design Precautions 17.2.2 External Clock Input
Circuit Configuration: An external clock signal can be input as shown in the examples in figure 17.5. If the XTAL pin is left open, the stray capacitance should not exceed 10 pF. If the stray capacitance at the XTAL pin exceeds 10 pF in configuration a, use the connection shown in configuration b instead, and hold the external clock high in standby mode.
EXTAL
External clock input
XTAL
Open
a. XTAL pin left open
EXTAL
External clock input
XTAL
b. Complementary clock input at XTAL pin
Figure 17.5 External Clock Input (Examples)
Rev.4.00 Aug. 20, 2007 Page 451 of 638 REJ09B0395-0400
17. Clock Pulse Generator
External Clock: The external clock frequency should be equal to the system clock frequency when not divided by the on-chip frequency divider. Table 17.3 shows the clock timing, figure 17.6 shows the external clock input timing, and figure 17.7 shows the external clock output settling delay timing. When the appropriate external clock is input via the EXTAL pin, its waveform is corrected by the on-chip oscillator and duty adjustment circuit. When the appropriate external clock is input via the EXTAL pin, its waveform is corrected by the on-chip oscillator and duty adjustment circuit. The resulting stable clock is output to external devices after the external clock settling time (tDEXT) has passed after the clock input. The system must remain reset with the reset signal low during tDEXT, while the clock output is unstable. Table 17.3 Clock Timing (Preliminary)
VCC = 3.0 V to 3.6 V Item External clock input low pulse width External clock input high pulse width External clock rise time External clock fall time Clock low pulse width Symbol Min tEXL tEXH tEXr tEXf tCL tCH tDEXT* 15 15 0.4 80 Clock high pulse width 0.4 80 External clock output settling delay time Note: * 500 Max 5 5 0.6 0.6 VCC = 5.0 V 10 % Min 15 15 0.4 80 0.4 80 500 Max 5 5 0.6 0.6 Unit ns ns ns ns tcyc ns tcyc ns s 5 MHz Figure 19.7 < 5 MHz 5 MHz < 5 MHz Figure 17.7 Test Conditions Figure 17.6
tDEXT includes a RES pulse width (tRESW). tRESW = 20 tcyc
Rev.4.00 Aug. 20, 2007 Page 452 of 638 REJ09B0395-0400
17. Clock Pulse Generator
tEXH tEXL
VCC x 0.7
EXTAL VCC x 0.5
0.3 V
tEXr tEXf
Figure 17.6 External Clock Input Timing
VCC
STBY EXTAL
VIH
(internal or external) RES tDEXT
Figure 17.7 External Clock Output Settling Delay Timing
Rev.4.00 Aug. 20, 2007 Page 453 of 638 REJ09B0395-0400
17. Clock Pulse Generator
17.3
Duty Adjustment Circuit
When the oscillator frequency is 5 MHz or higher, the duty adjustment circuit adjusts the duty cycle of the clock signal from the oscillator to generate .
17.4
Prescalers
The prescalers divide the system clock () to generate internal clocks (/2 to /4096).
17.5
Frequency Divider
The frequency divider divides the duty-adjusted clock signal to generate the system clock (). The frequency division ratio can be changed dynamically by modifying the value in DIVCR, as described below. Power consumption in the chip is reduced in almost direct proportion to the frequency division ratio. The system clock generated by the frequency divider can be output at the pin. 17.5.1 Register Configuration
Table 17.4 summarizes the frequency division register. Table 17.4 Frequency Division Register
Address* H'EE01B Note: * Name Division control register Abbreviation DIVCR R/W R/W Initial Value H'FC
Lower 20 bits of the address in advanced mode.
Rev.4.00 Aug. 20, 2007 Page 454 of 638 REJ09B0395-0400
17. Clock Pulse Generator
17.5.2
Division Control Register (DIVCR)
DIVCR is an 8-bit readable/writable register that selects the division ratio of the frequency divider.
Bit Initial value Read/Write 7 1 6 1 5 1 4 1 3 1 2 1 1 DIV1 0 R/W 0 DIV0 0 R/W
Reserved bits Divide bits 1 and 0 These bits select the frequency division ratio
DIVCR is initialized to H'FC by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 2--Reserved: These bits cannot be modified and are always read as 1. Bits 1 and 0--Divide (DIV1, DIV0): These bits select the frequency division ratio, as follows.
Bit 1 DIV1 0 0 1 1 Bit 0 DIV0 0 1 0 1 Frequency Division Ratio 1/1 1/2 1/4 1/8 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 455 of 638 REJ09B0395-0400
17. Clock Pulse Generator
17.5.3
Usage Notes
The DIVCR setting changes the frequency, so note the following points. * Select a frequency division ratio that stays within the assured operation range specified for the clock cycle time tcyc in the AC electrical characteristics. Note that min = lower limit of the operating frequency range. Ensure that is not below this lower limit. * All on-chip module operations are based on . Note that the timing of timer operations, serial communication, and other time-dependent processing differs before and after any change in the division ratio. The waiting time for exit from software standby mode also changes when the division ratio is changed. For details, see section 18.4.3, Selection of Waiting Time for Exit from Software Standby Mode.
Rev.4.00 Aug. 20, 2007 Page 456 of 638 REJ09B0395-0400
18. Power-Down State
Section 18 Power-Down State
18.1 Overview
The H8/3008 has a power-down state that greatly reduces power consumption by halting the CPU, and a module standby function that reduces power consumption by selectively halting on-chip modules. The power-down state includes the following three modes: * Sleep mode * Software standby mode * Hardware standby mode The module standby function can halt on-chip supporting modules independently of the powerdown state. The modules that can be halted are the 16-bit timer, 8-bit timer, SCI0, SCI1, and A/D converter. Table 18.1 indicates the methods of entering and exiting the power-down modes and module standby mode, and gives the status of the CPU and on-chip supporting modules in each mode.
Rev.4.00 Aug. 20, 2007 Page 457 of 638 REJ09B0395-0400
State CPU SCI0 Active Held Active Active Active Held output SCI1 A/D RAM Halted Active Active Held CPU Registers 16-Bit Timer 8-Bit Timer I/O Ports Other Modules clock Output*3 Exiting Conditions * Interrupt * RES * STBY Held * NMI * IRQ0 to IRQ2 * RES * STBY High output * STBY High impedance * RES Held*2 High impedance High impedance*1 * STBY * RES * Clear MSTCR bit to 0*4
Mode
Entering Conditions
Clock
18. Power-Down State
Sleep mode
SLEEP instruction executed while SSBY = 0 in SYSCR Halted Halted and reset Halted and reset Halted*1 Halted*1 Halted*1 Halted*1 Halted*1 Active and and and and and reset reset reset reset reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Halted and reset Held Held
Active
Rev.4.00 Aug. 20, 2007 Page 458 of 638 REJ09B0395-0400
Halted Undetermined Active
Software standby mode
SLEEP instruction executed while SSBY = 1 in SYSCR
Halted
Hardware standby mode
Low input at STBY pin
Halted
Table 18.1 Power-Down State and Module Standby Function
Module standby
Corresponding bit set to 1 in MSTCRH and MSTCRL
Active
Notes: 1. State in which the corresponding MSTCR bit was set to 1. For details see section 18.2.2, Module Standby Control Register H (MSTCRH) and section 18.2.3, Module Standby Control Register L (MSTCRL). 2. The RAME bit must be cleared to 0 in SYSCR before the transition from the program execution state to hardware standby mode. 3. When P67 is used as the output pin. 4. When a MSTCR bit is set to 1, the registers of the corresponding on-chip supporting module are initialized. To restart the module, first clear the MSTCR bit to 0, then set up the module registers again.
Legend: SYSCR: SSBY: MSTCRH: MSTCRL:
System control register Software standby bit Module standby control register H Module standby control register L
18. Power-Down State
18.2
Register Configuration
The H8/3008 has a system control register (SYSCR) that controls the power-down state, and module standby control registers H (MSTCRH) and L (MSTCRL) that control the module standby function. Table 18.2 summarizes these registers. Table 18.2 Control Register
Address* H'EE012 H'EE01C H'EE01D Note: * Name System control register Module standby control register H Module standby control register L Abbreviation SYSCR MSTCRH MSTCRL R/W R/W R/W R/W Initial Value H'09 H'78 H'00
Lower 20 bits of the address in advanced mode.
18.2.1
Bit
System Control Register (SYSCR)
7 SSBY 0 R/W 6 STS2 0 R/W 5 STS1 0 R/W 4 STS0 0 R/W 3 UE 1 R/W 2 NMIEG 0 R/W 1 SSOE 0 R/W 0 RAME 1 R/W RAM enable Software standby output port enable NMI edge select User bit enable Standby timer select 2 to 0 These bits select the waiting time of the CPU and peripheral functions Software standby Enables transition to software standby mode
Initial value Read/Write
SYSCR is an 8-bit readable/writable register. Bit 7 (SSBY), bits 6 to 4 (STS2 to STS0), and bit 1 (SSOE) control the power-down state. For information on the other SYSCR bits, see section 3.3, System Control Register (SYSCR).
Rev.4.00 Aug. 20, 2007 Page 459 of 638 REJ09B0395-0400
18. Power-Down State
Bit 7--Software Standby (SSBY): Enables transition to software standby mode. When software standby mode is exited by an external interrupt, this bit remains set to 1 after the return to normal operation. To clear this bit, write 0.
Bit 7 SSBY 0 1 Description SLEEP instruction causes transition to sleep mode SLEEP instruction causes transition to software standby mode (Initial value)
Bits 6 to 4--Standby Timer Select (STS2 to STS0): These bits select the length of time the CPU and on-chip supporting modules wait for the clock to settle when software standby mode is exited by an external interrupt. If the clock is generated by a crystal resonator, set these bits according to the clock frequency so that the waiting time will be at least 7 ms. See table 18.3. Set these bits according to the operating frequency so that the waiting time will be at least 100 s.
Bit 6 STS2 0 Bit 5 STS1 0 Bit 4 STS0 0 1 1 0 1 1 1 1 1 0 0 1 1 0 1 0 1 Description Waiting time = 8,192 states Waiting time = 16,384 states Waiting time = 32,768 states Waiting time = 65,536 states Waiting time = 131,072 states Waiting time = 262,144 states Waiting time = 1,024 states Illegal setting (Initial value)
Bit 1--Software Standby Output Port Enable (SSOE): Specifies whether the address bus and bus control signals (CS0 to CS7, AS, RD, HWR, and LWR) are kept as outputs or fixed high, or placed in the high-impedance state in software standby mode.
Bit 1 SSOE 0 1 Description In software standby mode, the address bus and bus control signals are all high-impedance (Initial value)
In software standby mode, the address bus retains its output state and bus control signals are fixed high
Rev.4.00 Aug. 20, 2007 Page 460 of 638 REJ09B0395-0400
18. Power-Down State
18.2.2
Module Standby Control Register H (MSTCRH)
MSTCRH is an 8-bit readable/writable register that controls output of the system clock (). It also controls the module standby function, which places individual on-chip supporting modules in the standby state. Module standby can be designated for the SCI0, SCI1.
Bit Initial value Read/Write 7 PSTOP 0 R/W 6 1 5 1 4 1 3 1 2 0 R/W 1 0 R/W 0 0 R/W
MSTPH1 MSTPH0
Reserved bits clock stop Enables or disables output of the system clock
Module standby H1 to H0 These bits select modules to be placed in standby
MSTCRH is initialized to H'78 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7-- Clock Stop (PSTOP): Enables or disables output of the system clock ().
Bit 7 PSTOP 0 1 Description System clock output is enabled System clock output is disabled (Initial value)
Bits 6 to 3--Reserved: These bits cannot be modified and are always read as 1. Bit 2--Reserved: This bit can be written and read. Bit 1--Module Standby H1 (MSTPH1): Selects whether to place the SCI1 in standby.
Bit 1 MSTPH1 0 1 Description SCI1 operates normally SCI1 is in standby state (Initial value)
Rev.4.00 Aug. 20, 2007 Page 461 of 638 REJ09B0395-0400
18. Power-Down State
Bit 0--Module Standby H0 (MSTPH0): Selects whether to place the SCI0 in standby.
Bit 0 MSTPH0 0 1 Description SCI0 operates normally SCI0 is in standby state (Initial value)
18.2.3
Module Standby Control Register L (MSTCRL)
MSTCRL is an 8-bit readable/writable register that controls the module standby function, which places individual on-chip supporting modules in the standby state. Module standby can be designated for 16-bit timer, 8-bit timer, and A/D converter modules.
Bit Initial value Read/Write 7 0 R/W 6 0 R/W 5 0 R/W 4 0 R/W 3 0 R/W 2 0 R/W 1 0 R/W 0 MSTPL0 0 R/W
MSTPL4 MSTPL3 MSTPL2
Module standby L4 to L2, L0 These bits select modules to be placed in standby Reserved bits
MSTCRL is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 5--Reserved: This bit can be written and read. Bit 4--Module Standby L4 (MSTPL4): Selects whether to place the 16-bit timer in standby.
Bit 4 MSTPL4 0 1 Description 16-bit timer operates normally 16-bit timer is in standby state (Initial value)
Rev.4.00 Aug. 20, 2007 Page 462 of 638 REJ09B0395-0400
18. Power-Down State
Bit 3--Module Standby L3 (MSTPL3): Selects whether to place 8-bit timer channels 0 and 1 in standby.
Bit 3 MSTPL3 0 1 Description 8-bit timer channels 0 and 1 operate normally 8-bit timer channels 0 and 1 are in standby state (Initial value)
Bit 2--Module Standby L2 (MSTPL2): Selects whether to place 8-bit timer channels 2 and 3 in standby.
Bit 2 MSTPL2 0 1 Description 8-bit timer channels 2 and 3 operate normally 8-bit timer channels 2 and 3 are in standby state (Initial value)
Bit 1--Reserved: This bit can be written and read. Bit 0--Module Standby L0 (MSTPL0): Selects whether to place the A/D converter in standby.
Bit 0 MSTPL0 0 1 Description A/D converter operates normally A/D converter is in standby state (Initial value)
Rev.4.00 Aug. 20, 2007 Page 463 of 638 REJ09B0395-0400
18. Power-Down State
18.3
18.3.1
Sleep Mode
Transition to Sleep Mode
When the SSBY bit is cleared to 0 in SYSCR, execution of the SLEEP instruction causes a transition from the program execution state to sleep mode. Immediately after executing the SLEEP instruction the CPU halts, but the contents of its internal registers are retained. On-chip supporting modules do not halt in sleep mode. Modules which have been placed in standby by the module standby function, however, remain halted. 18.3.2 Exit from Sleep Mode
Sleep mode is exited by an interrupt, or by input at the RES or STBY pin. Exit by Interrupt: An interrupt terminates sleep mode and causes a transition to the interrupt exception handling state. Sleep mode is not exited by an interrupt source in an on-chip supporting module if the interrupt is disabled in the on-chip supporting module. Sleep mode is not exited by an interrupt other than NMI if the interrupt is masked by interrupt priority settings and the settings of the I and UI bits in CCR, IPR. Exit by RES Input: Low input at the RES pin exits from sleep mode to the reset state. Exit by STBY Input: Low input at the STBY pin exits from sleep mode to hardware standby mode.
18.4
18.4.1
Software Standby Mode
Transition to Software Standby Mode
To enter software standby mode, execute the SLEEP instruction while the SSBY bit is set to 1 in SYSCR. In software standby mode, current dissipation is reduced to an extremely low level because the CPU, clock, and on-chip supporting modules all halt. On-chip supporting modules are reset and halted. As long as the specified voltage is supplied, however, CPU register contents and on-chip RAM data are retained. The settings of the I/O ports also held. When the WDT is used as a watchdog timer (WT/IT = 1), the TME bit must be cleared to 0 before setting SSBY. Also, when setting TME to 1, SSBY should be cleared to 0. Clear the BRLE bit in BRCR (inhibiting bus release) before making a transition to software standby mode.
Rev.4.00 Aug. 20, 2007 Page 464 of 638 REJ09B0395-0400
18. Power-Down State
18.4.2
Exit from Software Standby Mode
Software standby mode can be exited by input of an external interrupt at the NMI, IRQ0, IRQ1, or IRQ2 pin, or by input at the RES or STBY pin. Exit by Interrupt: When an NMI, IRQ0, IRQ1, or IRQ2 interrupt request signal is received, the clock oscillator begins operating. After the oscillator settling time selected by bits STS2 to STS0 in SYSCR, stable clock signals are supplied to the entire chip, software standby mode ends, and interrupt exception handling begins. Software standby mode is not exited if the interrupt enable bits of interrupts IRQ0, IRQ1, and IRQ2 are cleared to 0, or if these interrupts are masked in the CPU. Exit by RES Input: When the RES input goes low, the clock oscillator starts and clock pulses are supplied immediately to the entire chip. The RES signal must be held low long enough for the clock oscillator to stabilize. When RES goes high, the CPU starts reset exception handling. Exit by STBY Input: Low input at the STBY pin causes a transition to hardware standby mode. 18.4.3 Selection of Waiting Time for Exit from Software Standby Mode
Bits STS2 to STS0 in SYSCR and bits DIV1 and DIV0 in DIVCR should be set as follows. Crystal Resonator: Set STS2 to STS0, DIV1, and DIV0 so that the waiting time (for the clock to stabilize) is at least 7 ms. Table 18.3 indicates the waiting times that are selected by STS2 to STS0, DIV1, and DIV0 settings at various system clock frequencies. When Using an External Clock: Set the STS2 to STS0, DIV0, and DIV1 bits so that the waiting time is at least 100 s.
Rev.4.00 Aug. 20, 2007 Page 465 of 638 REJ09B0395-0400
18. Power-Down State
Table 18.3 Clock Frequency and Waiting Time for Clock to Settle
DIV1 DIV0 STS2 STS1 STS0 Waiting Time 0 0 0 0 0 8192 states 0 0 1 16384 states 0 1 0 32768 states 0 1 1 65536 states 1 0 0 131072 states 1 0 1 262144 states 1 1 0 1024 states 1 1 1 0 1 0 0 0 8192 states 0 0 1 16384 states 0 1 0 32768 states 0 1 1 65536 states 1 0 0 131072 states 1 0 1 262144 states 1 1 0 1024 states 1 1 1 1 0 0 0 0 8192 states 0 0 1 16384 states 0 1 0 32768 states 0 1 1 65536 states 1 0 0 131072 states 1 0 1 262144 states 1 1 0 1024 states 1 1 1 1 1 0 0 0 8192 states 0 0 1 16384 states 0 1 0 32768 states 0 1 1 65536 states 1 0 0 131072 states 1 0 1 262144 states 1 1 0 1024 states 1 1 1 Note: * Recommended setting 25 MHz 0.3 0.7 1.3 2.6 5.2 10.5* 0.04 0.7 1.3 2.6 5.2 10.5* 21.0 0.08 1.3 2.6 5.2 10.5* 21.0 41.9 0.16 2.6 5.2 10.5* 21.0 41.9 83.9 0.33 20 MHz 0.4 0.8 1.6 3.3 6.6 13.1* 0.05 0.8 1.6 3.3 6.6 13.1* 26.2 0.10 1.6 3.3 6.6 13.1* 26.2 52.4 0.20 3.3 6.6 13.1 26.2 52.4 104.9 0.41 18 MHz 0.46 0.91 1.8 3.6 7.3* 14.6 0.057 0.91 1.8 3.6 7.3* 14.6 29.1 0.11 1.8 3.6 7.3* 14.6 29.1 58.3 0.23 3.6 7.3* 14.6 29.1 58.3 116.5 0.46 16 MHz 0.51 1.0 2.0 4.1 8.2* 16.4 0.064 1.02 2.0 4.1 8.2* 16.4 32.8 0.13 2.0 4.1 8.2* 16.4 32.8 65.5 0.26 4.1 8.2* 16.4 32.8 65.5 131.1 0.51 12 MHz 10 MHz 0.65 0.8 1.3 1.6 2.7 3.3 5.5 6.6 10.9* 13.1* 21.8 26.2 0.085 0.10 Illegal setting 1.4 1.6 2.7 3.3 5.5 6.6 10.9* 13.1* 21.8 26.2 43.7 52.4 0.17 0.20 Illegal setting 2.7 3.3 5.5 6.6 10.9* 13.1* 21.8 26.2 43.7 52.4 87.4 104.9 0.34 0.41 Illegal setting 5.5 6.6 10.9* 13.1* 21.8 26.2 43.7 52.4 87.4 104.9 174.8 209.7 0.68 0.82 Illegal setting 8 MHz 1.0 2.0 4.1 8.2* 16.4 32.8 0.13 2.0 4.1 8.2* 16.4 32.8 65.5 0.26 4.1 8.2* 16.4 32.8 65.5 131.1 0.51 8.2* 16.4 32.8 65.5 131.1 262.1 1.0 6 MHz 1.3 2.7 5.5 10.9* 21.8 43.7 0.17 2.7 5.5 10.9* 21.8 43.7 87.4 0.34 5.5 10.9* 21.8 43.7 87.4 174.8 0.68 10.9* 21.8 43.7 87.4 174.8 349.5 1.4 4 MHz 2.0 4.1 8.2* 16.4 32.8 65.5 0.26 4.1 8.2* 16.4 32.8 65.5 131.1 0.51 8.2* 16.4 32.8 65.5 131.1 262.1 1.02 16.4* 32.8 65.5 131.1 262.1 524.3 2.0 2 MHz 1MHz Unit 8.2* ms 4.1 8.2* 16.4 16.4 32.8 32.8 65.5 65.5 131.1 131.1 262.1 0.51 1.0 8.2* 16.4 32.8 65.5 131.1 262.1 1.0 16.4* 32.8 65.5 131.1 262.1 524.3 2.0 16.4* ms 32.8 65.5 131.1 262.1 524.3 2.0 32.8* ms 65.5 131.1 262.1 524.3 1048.6 4.1
32.8* 65.5 ms 65.5 131.1 131.1 262.1 262.1 524.3 524.3 1048.6 1048.6 2097.1 8.2* 4.1
Rev.4.00 Aug. 20, 2007 Page 466 of 638 REJ09B0395-0400
18. Power-Down State
18.4.4
Sample Application of Software Standby Mode
Figure 18.1 shows an example in which software standby mode is entered at the fall of NMI and exited at the rise of NMI. With the NMI edge select bit (NMIEG) cleared to 0 in SYSCR (selecting the falling edge), an NMI interrupt occurs. Next the NMIEG bit is set to 1 (selecting the rising edge) and the SSBY bit is set to 1; then the SLEEP instruction is executed to enter software standby mode. Software standby mode is exited at the next rising edge of the NMI signal.
Clock oscillator NMI NMIEG SSBY
NMI interrupt handler NMIEG = 1 SSBY = 1
Software standby mode (powerdown state)
Oscillator settling time (tosc2)
NMI exception handling
SLEEP instruction
Figure 18.1 NMI Timing for Software Standby Mode (Example) 18.4.5 Note
The I/O ports retain their existing states in software standby mode. If a port is in the high output state, its output current is not reduced.
Rev.4.00 Aug. 20, 2007 Page 467 of 638 REJ09B0395-0400
18. Power-Down State
18.5
18.5.1
Hardware Standby Mode
Transition to Hardware Standby Mode
Regardless of its current state, the chip enters hardware standby mode whenever the STBY pin goes low. Hardware standby mode reduces power consumption drastically by halting all functions of the CPU, and on-chip supporting modules. All modules are reset except the on-chip RAM. As long as the specified voltage is supplied, on-chip RAM data is retained. I/O ports are placed in the high-impedance state. Clear the RAME bit to 0 in SYSCR before STBY goes low to retain on-chip RAM data. The inputs at the mode pins (MD2 to MD0) should not be changed during hardware standby mode. 18.5.2 Exit from Hardware Standby Mode
Hardware standby mode is exited by inputs at the STBY and RES pins. While RES is low, when STBY goes high, the clock oscillator starts running. RES should be held low long enough for the clock oscillator to settle. When RES goes high, reset exception handling begins, followed by a transition to the program execution state. 18.5.3 Timing for Hardware Standby Mode
Figure 18.2 shows the timing relationships for hardware standby mode. To enter hardware standby mode, first drive RES low, then drive STBY low. To exit hardware standby mode, first drive STBY high, wait for the clock to settle, then bring RES from low to high.
Rev.4.00 Aug. 20, 2007 Page 468 of 638 REJ09B0395-0400
18. Power-Down State
Clock oscillator RES
STBY
Oscillator settling time Reset exception handling
Figure 18.2 Hardware Standby Mode Timing
18.6
18.6.1
Module Standby Function
Module Standby Timing
The module standby function can halt several of the on-chip supporting modules (SCI1, SCI0, 16bit timer, 8-bit timer, and A/D converter) independently in the power-down state. This standby function is controlled by bits MSTPH2 to MSTPH0 in MSTCRH and bits MSTPL7 to MSTPL0 in MSTCRL. When one of these bits is set to 1, the corresponding on-chip supporting module is placed in standby and halts at the beginning of the next bus cycle after the MSTCR write cycle. 18.6.2 Read/Write in Module Standby
When an on-chip supporting module is in module standby, read/write access to its registers is disabled. Read access always results in H'FF data. Write access is ignored. 18.6.3 Usage Notes
When using the module standby function, note the following points. On-chip Supporting Module Interrupts: Before setting a module standby bit, first disable interrupts by that module. When an on-chip supporting module is placed in standby by the module standby function, its registers are initialized, including registers with interrupt request flags. Pin States: Pins used by an on-chip supporting module lose their module functions when the module is placed in module standby. What happens after that depends on the particular pin. For details, see section 7, I/O Ports. Pins that change from the input to the output state require special care. For example, if SCI1 is placed in module standby, the receive data pin loses its receive data
Rev.4.00 Aug. 20, 2007 Page 469 of 638 REJ09B0395-0400
18. Power-Down State
function and becomes a port pin. If its port DDR bit is set to 1, the pin becomes a data output pin, and its output may collide with external SCI transmit data. Data collision should be prevented by clearing the port DDR bit to 0 or taking other appropriate action. Register Resetting: When an on-chip supporting module is halted by the module standby function, all its registers are initialized. To restart the module, after its MSTCR bit is cleared to 0, its registers must be set up again. It is not possible to write to the registers while the MSTCR bit is set to 1.
18.7
System Clock Output Disabling Function
Output of the system clock () can be controlled by the PSTOP bit in MSTCRH. When the PSTOP bit is set to 1, output of the system clock halts and the pin is placed in the highimpedance state. Figure 18.3 shows the timing of the stopping and starting of system clock output. When the PSTOP bit is cleared to 0, output of the system clock is enabled. Table 18.4 indicates the state of the pin in various operating states.
MSTCRH write cycle (PSTOP = 1) T1 pin High impedance T2 T3
MSTCRH write cycle (PSTOP = 0) T1 T2 T3
Figure 18.3 Starting and Stopping of System Clock Output Table 18.4 Pin State in Various Operating States
Operating State Hardware standby Software standby Sleep mode Normal operation PSTOP = 0 High impedance Always high System clock output System clock output PSTOP = 1 High impedance High impedance High impedance High impedance
Rev.4.00 Aug. 20, 2007 Page 470 of 638 REJ09B0395-0400
19. Electrical Characteristics
Section 19 Electrical Characteristics
19.1 Absolute Maximum Ratings
Table 19.1 lists the absolute maximum ratings. Table 19.1 Absolute Maximum Ratings
Item Power supply voltage Symbol VCC Vin Vin VREF AVCC VAN Topr Tstg Value 5 V version: -0.3 to +7.0 3 V version: -0.3 to +4.6 Input voltage (except for port 7) Input voltage (port 7) Reference voltage Analog power supply voltage -0.3 to VCC +0.3 -0.3 to AVCC +0.3 -0.3 to AVCC +0.3 5 V version: -0.3 to +7.0 3 V version: -0.3 to +4.6 Analog input voltage Operating temperature -0.3 to AVCC +0.3 Regular specifications: -20 to +75 Wide-range specifications: -40 to +85 Storage temperature -55 to +125 Unit V V V V V V V V C C C
Caution: Permanent damage to the chip may result if absolute maximum ratings are exceeded.
Rev.4.00 Aug. 20, 2007 Page 471 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.2
DC Characteristics
Table 19.2 lists the DC characteristics. Table 19.3 lists the permissible output currents. Table 19.2 DC Characteristics (1) Conditions: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 V to AVCC* , 1 VSS = AVSS = 0 V* , Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
1
Item Schmitt trigger Port A, input voltages P80 to P82 RES, STBY, NMI, MD2 to MD0 EXTAL Port 7 Ports 4 to 6, P83, P84, P90 to P95, port B Input low voltage RES, STBY, MD2 to MD0 NMI, EXTAL, ports 4 to 7, P83, P84, P90 to P95, port B Output high voltage Output low voltage
Symbol VT VT
- + + -
Min 1.0 0.4 VCC -0.7
Typ
Max VCC x 0.7 VCC +0.3
Unit V V V V
Test Conditions
VT -VT Input high voltage VIH
VCC x 0.7 2.0 2.0

VCC +0.3 AVCC +0.3 VCC +0.3
V V V
VIL
-0.3 -0.3

0.5 0.8
V V
All output pins VOH (except RESO) All output pins VOL (except RESO) A0 to A19 RESO
VCC -0.5 3.5

0.4 1.0 0.4 1.0
V V V V V A
IOH = -200 A IOH = -1 mA IOL = 1.6 mA IOL = 10 mA IOL = 1.6 mA Vin = 0.5 V to VCC -0.5 V Vin = 0.5 V to AVCC -0.5 V
Input leakage STBY, NMI, current RES, MD2 to MD0 Port 7
|Iin|
1.0
A
Rev.4.00 Aug. 20, 2007 Page 472 of 638 REJ09B0395-0400
19. Electrical Characteristics Test Conditions Vin = 0.5 V to VCC -0.5 V Vin = 0 V Vin = 0 V Vin = 0 V f = fmin Ta = 25C f = 20 MHz f = 25 MHz f = 20 MHz f = 25 MHz f = 20 MHz f = 25 MHz Ta 50C 50C < Ta
Item Three-state leakage current Ports 4 to 6, A0 to A19, Ports 8 to B RESO Input pull-up MOS current Input capacitance Ports 4 and 5 NMI All input pins except NMI Normal operation
Symbol |ITSI|
Min
Typ
Max 1.0
Unit A
-Ip Cin 50 ICC*
3
32 (5.0 V) 37 (5.0 V) 24 (5.0 V) 29 (5.0 V) 19 (5.0 V) 21 (5.0 V) 1.0 0.6 0.6
10.0 300 50 15 47 58 38 47 31 37 10 80 1.5 1.5
A A pF pF mA mA mA mA mA mA A A mA mA
Current 2 dissipation*

Sleep mode

Module standby mode

Standby mode

Analog power During A/D supply current conversion During A/D and D/A conversion Idle Reference current During A/D conversion During A/D and D/A conversion Idle RAM standby voltage
AICC
AICC
0.01 0.45 2.0
5.0 0.8 3.0
A mA mA
DASTE = 0
VRAM 2.0
0.01
5.0
A V
DASTE = 0
Rev.4.00 Aug. 20, 2007 Page 473 of 638 REJ09B0395-0400
19. Electrical Characteristics Notes: 1. Do not open the pin connections of the AVCC, VREF and AVSS pins while the A/D converter is not in use. Connect the AVCC and VREF pins to the VCC and connect the AVSS pin to the VSS, respectively. 2. Given current consumption values are when all the output pins are made to unloaded state and, furthermore, when the on-chip pull-up MOS is turned off under conditions that VIH min = VCC -0.5 V and VIL max = 0.5 V. Also, the aforesaid current consumption values are when VIH min = VCC x 0.9 and VIL max = 0.3 V under the condition of VRAM VCC < 4.5 V. 3. ICC max. (under normal operations) = 3.0 (mA) + 0.40 (mA/(MHz x V)) x VCC x f ICC max. (when using the sleeve) = 3.0 (mA) + 0.32 (mA/(MHz x V)) x VCC x f ICC max. (when the sleeve + module are standing by) = 3.0 (mA) + 0.25 (mA/(MHz x V)) x VCC x f Also, the typ. values for current dissipation are reference values.
Rev.4.00 Aug. 20, 2007 Page 474 of 638 REJ09B0395-0400
19. Electrical Characteristics
Table 19.2 DC Characteristics (2) Conditions: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 V to AVCC* , 1 VSS = AVSS = 0 V* , Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Item Schmitt trigger input voltages Input high voltage Port A, P80 to P82 RES, STBY, NMI, MD2 to MD0 EXTAL Port 7 Ports 4 to 6 P83, P84, P90 to P95, port B Input low voltage RES, STBY, MD2 to MD0 NMI, EXTAL, ports 4 to 7 P83, P84, P90 to P95, port B Output high voltage Output low voltage All output pins VOH (except RESO) All output pins VOL (except RESO) A0 to A19 RESO Input leakage STBY, NMI, current RES, MD2 to MD0 Port 7 |Iin| VIL Symbol VT VT
- + + -
1
Min VCC x 0.2 VCC x 0.9
Typ
Max VCC x 0.7 VCC +0.3
Unit V V V V
Test Conditions
VT - VT VIH
VCC x 0.05
VCC x 0.7 VCC x 0.7 VCC x 0.7

VCC +0.3 AVCC +0.3 VCC +0.3
V V V
-0.3 -0.3

VCC x 0.1 VCC x 0.2
V V
VCC -0.5 VCC -1.0

0.4 1.0 0.4 1.0
V V V V V A
IOH = -200 A IOH = -1 mA IOL = 1.6 mA IOL = 5 mA IOL = 1.6 mA Vin = 0.5 V to VCC -0.5 V Vin = 0.5 V to AVCC -0.5 V
1.0
A
Rev.4.00 Aug. 20, 2007 Page 475 of 638 REJ09B0395-0400
19. Electrical Characteristics Test Conditions Vin = 0.5 V to VCC -0.5 V Vin = 0 V Vin = 0 V Vin = 0 V f = fmin Ta = 25C f = 25 MHz f = 25 MHz f = 25 MHz Ta 50C 50C < Ta AVCC = 3.0 V AVCC = 3.0 V
Item Three-state leakage current Ports 4 to 6, A0 to A19, Ports 8 to B RESO Input pull-up MOS current Input capacitance Ports 4 and 5 NMI All input pins except NMI Normal operation Sleep mode Module standby mode Standby mode
Symbol |ITSI|
Min
Typ
Max 1.0
Unit A
-Ip Cin 10 ICC*
3
37 (3.3 V) 29 (3.3 V) 21 (3.3 V) 1.0 0.6 0.6
10.0 300 50 15 58 47 37 10 80 1.5 1.5
A A pF pF mA mA mA A A mA mA
Current 2 dissipation*

Analog power During A/D supply current conversion During A/D and D/A conversion Idle Reference current During A/D conversion During A/D and D/A conversion Idle RAM standby voltage
AICC
AICC
0.01 0.45 2.0
5.0 0.8 3.0
A mA mA
DASTE = 0 VREF = 3.0 V VREF = 3.0 V
VRAM 2.0
0.01
5.0
A V
DASTE = 0
Notes: 1. Do not open the pin connections of the AVCC, VREF and AVSS pins while the A/D converter is not in use. Connect the AVCC and VREF pins to the VCC and connect the AVSS pin to the VSS, respectively. 2. Given current consumption values are when all the output pins are made to unloaded state and, furthermore, when the on-chip pull-up MOS is turned off under conditions that VIH min = VCC -0.5 V and VIL max = 0.5 V.
Rev.4.00 Aug. 20, 2007 Page 476 of 638 REJ09B0395-0400
19. Electrical Characteristics Also, the aforesaid current consumption values are when VIH min = VCC x 0.9 and VIL max = 0.3 V under the condition of VRAM VCC < 3.0 V. 3. ICC max. (under normal operations) = 3.0 (mA) + 0.61 (mA/(MHz x V)) x VCC x f = 3.0 (mA) + 0.49 (mA/(MHz x V)) x VCC x f ICC max. (when using the sleeve) ICC max. (when the sleeve + module are standing by) = 3.0 (mA) + 0.38 (mA/(MHz x V)) x VCC x f Also, the typ. values for current dissipation are reference values.
Table 19.3 Permissible Output Currents Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V Condition B: VCC = 4.5 to 5.5 V, AVCC = 4.5 to 5.5 V, VREF = 4.5 to AVCC, VSS = AVSS = 0 V
Condition A, B Item Permissible output low current (per pin) Permissible output low current (total) A19 to A0 Other output pins Total of 20 pins in A19 to A0 Total of all output pins, including the above Permissible output high current (per pin) Permissible output high current (total) All output pins Total of all output pins |-IOH| |-IOH| IOL Symbol IOL Min Typ Max 10 2.0 80 120 2.0 40 Unit mA mA mA mA mA mA
Notes: 1. To protect chip reliability, do not exceed the output current values in table 19.3. 2. When directly driving a darlington pair or LED, always insert a current-limiting resistor in the output line, as shown in figure 19.1.
Rev.4.00 Aug. 20, 2007 Page 477 of 638 REJ09B0395-0400
19. Electrical Characteristics
H8/3008
2 k Port
Darlington pair
Figure 19.1 Darlington Pair Drive Circuit (Example)
Rev.4.00 Aug. 20, 2007 Page 478 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.3
AC Characteristics
Clock timing parameters are listed in table 19.4, control signal timing parameters in table 19.5, and bus timing parameters in table 19.6. Timing parameters of the on-chip supporting modules are listed in table 19.7. Table 19.4 Clock Timing Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 20 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Item Clock cycle time Clock pulse low width Clock pulse high width Clock rise time Clock fall time Clock oscillator settling time at reset Clock oscillator settling time in software standby Symbol tcyc tCL tCH tCr tCf tOSC1 Min 40 10 10 20 Max 500 10 10 Min 50 15 15 20 B Max 500 10 10 Min 40 10 10 20 C Max 500 10 10 Test Unit Conditions ns ns ns ns ns ms Figure 19.3 Figure 19.3 to figure 19.15
tOSC2
7
7
7
ms
Figure 18.1
Rev.4.00 Aug. 20, 2007 Page 479 of 638 REJ09B0395-0400
19. Electrical Characteristics
Table 19.5 Control Signal Timing Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 20 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Item RES setup time RES pulse width Mode programming setup time RESO output delay time RESO output pulse width NMI, IRQ setup time NMI, IRQ hold time NMI, IRQ pulse width (in recovery from software standby mode) Symbol tRESS tRESW tMDS tRESD tRESOW tNMIS tNMIH tNMIW Min 150 10 200 132 150 10 200 Max 50 B and C Min 150 10 200 132 150 10 200 Max 50 Unit ns tcyc ns ns tcyc ns ns ns Figure 19.6 Figure 19.5 Test Conditions Figure 19.4
Rev.4.00 Aug. 20, 2007 Page 480 of 638 REJ09B0395-0400
19. Electrical Characteristics
Table 19.6 Bus Timing Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 20 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Item Address delay time Address hold time Read strobe delay time Address strobe delay time Write strobe delay time Strobe delay time Write strobe pulse width 1 Write strobe pulse width 2 Address setup time 1 Address setup time 2 Read data setup time Read data hold time Write data delay time Write data setup time 1 Write data setup time 2 Symbol tAD tAH tRSD tASD tWSD tSD tWSW1 tWSW2 tAS1 tAS2 tRDS tRDH tWDD tWDS1 tWDS2 Min Max 25 B and C Min Max 25 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Test Conditions Figure 19.7, figure 19.8
0.5 tcyc -20 25 25 25 25
0.5 tcyc -20 25 25 25 25
1.0 tcyc -25 1.5 tcyc -25 0.5 tcyc -20 1.0 tcyc -20 25 0 35
1.0 tcyc -25 1.5 tcyc -25 0.5 tcyc -20 1.0 tcyc -20 25 0 35
1.0 tcyc -30 2.0 tcyc -30
1.0 tcyc -30 2.0 tcyc -30
Rev.4.00 Aug. 20, 2007 Page 481 of 638 REJ09B0395-0400
19. Electrical Characteristics Condition A Item Write data hold time Read data access time 1 Read data access time 2 Read data access time 3 Read data access time 4 Precharge time 1 Precharge time 2 Wait setup time Wait hold time Bus request setup time Bus acknowledge delay time 1 Bus acknowledge delay time 2 Bus-floating time Symbol tWDH tACC1 tACC2 tACC3 tACC4 tPCH1 tPCH2 tWTS tWTH tBRQS tBACD1 tBACD2 tBZD Min Max 0.5 tcyc -15 2.0 tcyc -45 3.0 tcyc -45 1.5 tcyc -45 2.5 tcyc -45 B and C Min Max Unit ns Test Conditions Figure 19.7, figure 19.8 0.5 tcyc -15
2.0 tcyc ns -45 3.0 tcyc ns -45 1.5 tcyc ns -45 2.5 tcyc ns -45 ns ns ns ns ns ns ns ns Figure 19.10 Figure 19.9
1.0 tcyc -20 0.5 tcyc -20 25 5 25 30 30 30
1.0 tcyc -20 0.5 tcyc -20 25 5 25 30 30 30
Note: In order to secure the address hold time relative to the rise of the RD strobe, address update mode 2 should be used. For details see section 6.3.5, Address Output Method.
Rev.4.00 Aug. 20, 2007 Page 482 of 638 REJ09B0395-0400
19. Electrical Characteristics
Table 19.7 Timing of On-Chip Supporting Modules Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 20 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Module Item Ports and TPC 16-bit timer Output data delay time Input data setup time Input data hold time Timer output delay time Timer input setup time Timer clock input setup time Timer clock pulse width 8-bit timer Single edge Both edges Symbol Min tPWD tPRS tPRH tTOCD tTICS tTCKS tTCKWH tTCKWL tTOCD tTICS tTCKS tTCKWH tTCKWL 50 50 50 50 1.5 2.5 50 50 1.5 2.5 Max 50 50 50 B and C Min 50 50 50 50 1.5 2.5 50 50 1.5 2.5 Max Unit 50 50 50 ns ns ns ns ns ns tcyc tcyc ns ns ns tcyc tcyc Figure 19.13 Figure 19.12 Figure 19.13 Figure 19.12 Test Conditions Figure 19.11
Timer output delay time Timer input setup time Timer clock input setup time Timer clock pulse width Single edge Both edges
Rev.4.00 Aug. 20, 2007 Page 483 of 638 REJ09B0395-0400
19. Electrical Characteristics Condition A Module Item SCI Input clock cycle Symbol Min Asynchronous tScyc Synchronous tSCKr tSCKf tSCKW tTXD tRXS tRXH 4 6 0.4 100 100 0 Max 1.5 1.5 0.6 100 B and C Min 4 6 0.4 100 100 0 Max Unit 1.5 1.5 0.6 100 tcyc tcyc tcyc tcyc tScyc ns ns ns ns Figure 19.15 Test Conditions Figure 19.14
Input clock rise time Input clock fall time Input clock pulse width Transmit data delay time Receive data setup time (synchronous) Receive data Clock input hold time Clock output (synchronous)
RL Chip output pin
C = 90 pF: ports 4, 6, 8, A19 to A0, D15 to D8 C = 30 pF: ports 9, A, B, RESO R L = 2.4 k R H = 12 k
C
RH
Input/output timing measurement levels * Low: 0.8 V * High: 2.0 V
Figure 19.2 Output Load Circuit
Rev.4.00 Aug. 20, 2007 Page 484 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.4
A/D Conversion Characteristics
Table 19.8 lists the A/D conversion characteristics. Table 19.8 A/D Conversion Characteristics Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Item Conversion Resolution time: 134 Conversion time (single mode) states Analog input capacitance Permissible 13 MHz signal-source > 13 MHz impedance Nonlinearity error Offset error Full-scale error Quantization error Absolute accuracy Min 10 5.36 Typ 10 Max 10 20 10 5 3.5 3.5 3.5 0.5 4.0 Min 10 5.36 B and C Typ 10 Max 10 20 10 5 3.5 3.5 3.5 0.5 4.0 Unit bits s pF k k LSB LSB LSB LSB LSB
Rev.4.00 Aug. 20, 2007 Page 485 of 638 REJ09B0395-0400
19. Electrical Characteristics Condition A Item Conversion Resolution time: Conversion time (single mode) 70 states Analog input capacitance Permissible 13 MHz signal-source > 13 MHz impedance Nonlinearity error Offset error Full-scale error Quantization error Absolute accuracy Note: * Min 10 5.36 Typ 10 Max 10 20 5 3 7.5 7.5 7.5 0.5 8.0 Min 10 5.36 B and C Typ 10 Max 10 20 5 3 7.5 7.5 7.5 0.5 8.0 Unit bits s pF k k LSB LSB LSB LSB LSB
Do not select 70 states as the conversion time when using an operating frequency that exceeds f = 70 (states)/5.36 (s) 13.0 (MHz).
Rev.4.00 Aug. 20, 2007 Page 486 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.5
D/A Conversion Characteristics
Table 19.9 lists the D/A conversion characteristics. Table 19.9 D/A Conversion Characteristics Condition: Ta = -20C to +75C (regular specifications), Ta = -40C to +85C (wide-range specifications)
Condition A: VCC = 3.0 to 3.6 V, AVCC = 3.0 to 3.6 V, VREF = 3.0 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz Condition B: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 20 MHz Condition C: VCC = 5.0 V 10%, AVCC = 5.0 V 10%, VREF = 4.5 to AVCC, VSS = AVSS = 0 V, fmax = 25 MHz
Condition A Item Resolution Conversion time (setting time) Absolute accuracy Min 8 Typ 8 2.0 Max 8 10 3.0 2.0 Min 8 B and C Typ 8 1.5 Max 8 10 2.0 1.5 Unit bits s LSB LSB 20 pF capacitive load 2 M resistive load 4 M resistive load Conditions
Rev.4.00 Aug. 20, 2007 Page 487 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.6
Operational Timing
This section shows timing diagrams. 19.6.1 Clock Timing
Clock timing is shown as follows: * Oscillator settling timing Figure 19.3 shows the oscillator settling timing.
VCC
STBY tOSC1 RES tOSC1
Figure 19.3 Oscillator Settling Timing
Rev.4.00 Aug. 20, 2007 Page 488 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.6.2
Control Signal Timing
Control signal timing is shown as follows: * Reset input timing Figure 19.4 shows the reset input timing. * Reset output timing Figure 19.5 shows the reset output timing. * Interrupt input timing Figure 19.6 shows the interrupt input timing for NMI and IRQ5 to IRQ0.
tRESS RES tMDS MD2 to MD0 tRESW tRESS
Figure 19.4 Reset Input Timing
tRESD RESO tRESOW tRESD
Figure 19.5 Reset Output Timing
Rev.4.00 Aug. 20, 2007 Page 489 of 638 REJ09B0395-0400
19. Electrical Characteristics
tNMIS NMI tNMIS IRQ E tNMIS IRQ L IRQ E : Edge-sensitive IRQ i IRQ L : Level-sensitive IRQ i (i = 0 to 5) tNMIW NMI IRQ j (j = 0 to 5) tNMIH tNMIH
Figure 19.6 Interrupt Input Timing
Rev.4.00 Aug. 20, 2007 Page 490 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.6.3
Bus Timing
Bus timing is shown as follows: * Basic bus cycle: two-state access Figure 19.7 shows the timing of the external two-state access cycle. * Basic bus cycle: three-state access Figure 19.8 shows the timing of the external three-state access cycle. * Basic bus cycle: three-state access with one wait state Figure 19.9 shows the timing of the external three-state access cycle with one wait state inserted. * Bus-release mode timing Figure 19.10 shows the bus-release mode timing.
Rev.4.00 Aug. 20, 2007 Page 491 of 638 REJ09B0395-0400
19. Electrical Characteristics
T1 tcyc tCH tAD A23 to A0, CSn tCL
T2
tCf
tcyc
tCr
tPCH1 tASD AS tAS1 tASD RD (read) tAS1 tACC1 D15 to D0 (read) tPCH1 tASD HWR, LWR (write) tAS1 tWSW1 tWDS1 tSD tAH tRDS tRDH* tACC3 tRSD tPCH2 tACC3 tSD tAH
tWDD D15 to D0 (write)
tWDH
Note: * Specification from the earliest negation timing of A23 to A0, CSn, and RD.
Figure 19.7 Basic Bus Cycle: Two-State Access
Rev.4.00 Aug. 20, 2007 Page 492 of 638 REJ09B0395-0400
19. Electrical Characteristics
T1 A23 to A0, CSn
T2
T3
tACC4 AS tACC4 RD (read) tACC2 D15 to D0 (read) tWSD HWR, LWR (write) tAS2 tWDD D15 to D0 (write) tWDS2 tWSW2 tRDS
Figure 19.8 Basic Bus Cycle: Three-State Access
Rev.4.00 Aug. 20, 2007 Page 493 of 638 REJ09B0395-0400
19. Electrical Characteristics
T1 A23 to A0, CSn AS RD (read) D15 to D0 (read) T2 TW T3
HWR, LWR (write) D15 to D0 (write) tWTS WAIT tWTH tWTS tWTH
Figure 19.9 Basic Bus Cycle: Three-State Access with One Wait State
tBRQS BREQ tBACD2 tBACD1 BACK tBZD tBRQS
A23 to A0, AS, RD, HWR, LWR
tBZD
Figure 19.10 Bus-Release Mode Timing
Rev.4.00 Aug. 20, 2007 Page 494 of 638 REJ09B0395-0400
19. Electrical Characteristics
19.6.4
TPC and I/O Port Timing
Figure 19.11 shows the TPC and I/O port input/output timing.
T1 tPRS Port 4 to B (read) tPWD Port 4, 6, 8 to B (write) tPRH T2 T3
Figure 19.11 TPC and I/O Port Input/Output Timing 19.6.5 Timer Input/Output Timing
16-bit timer and 8-bit timer timing are shown below. * Timer input/output timing Figure 19.12 shows the timer input/output timing. * Timer external clock input timing Figure 19.13 shows the timer external clock input timing.
tTOCD Output compare*1 tTICS Input capture*2 Notes: 1. TIOCA0 to TIOCA2, TIOCB0 to TIOCB2, TMO0, TMO2, TMIO1, TMIO3 2. TIOCA0 to TIOCA2, TIOCB0 to TIOCB2, TMIO1, TMIO3
Figure 19.12 Timer Input/Output Timing
Rev.4.00 Aug. 20, 2007 Page 495 of 638 REJ09B0395-0400
19. Electrical Characteristics
tTCKS tTCKS TCLKA to TCLKD
tTCKWL
tTCKWH
Figure 19.13 Timer External Clock Input Timing 19.6.6 SCI Input/Output Timing
SCI timing is shown as follows: * SCI input clock timing Figure 19.14 shows the SCI input clock timing. * SCI input/output timing (synchronous mode) Figure 19.15 shows the SCI input/output timing in synchronous mode.
tSCKW SCK0, SCK1 tScyc tSCKr tSCKf
Figure 19.14 SCI Input Clock Timing
tScyc SCK0, SCK1 tTXD TxD0, TxD1 (transmit data) RxD0, RxD1 (receive data)
tRXS
tRXH
Figure 19.15 SCI Input/Output Timing in Synchronous Mode
Rev.4.00 Aug. 20, 2007 Page 496 of 638 REJ09B0395-0400
Appendix A Instruction Set
Appendix A Instruction Set
A.1 Instruction List
Operand Notation
Symbol Rd Rs Rn ERd ERs ERn (EAd) (EAs) PC SP CCR N Z V C disp + - x / ( ), < > Description General destination register General source register General register General destination register (address register or 32-bit register) General source register (address register or 32-bit register) General register (32-bit register) Destination operand Source operand Program counter Stack pointer Condition code register N (negative) flag in CCR Z (zero) flag in CCR V (overflow) flag in CCR C (carry) flag in CCR Displacement Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right Addition of the operands on both sides Subtraction of the operand on the right from the operand on the left Multiplication of the operands on both sides Division of the operand on the left by the operand on the right Logical AND of the operands on both sides Logical OR of the operands on both sides Exclusive logical OR of the operands on both sides NOT (logical complement) Contents of operand
Note: General registers include 8-bit registers (R0H to R7H and R0L to R7L) and 16-bit registers (R0 to R7 and E0 to E7). Rev.4.00 Aug. 20, 2007 Page 497 of 638 REJ09B0395-0400
Appendix A Instruction Set
Condition Code Notation
Symbol Description Changed according to execution result * 0 1 Undetermined (no guaranteed value) Cleared to 0 Set to 1 Not affected by execution of the instruction Varies depending on conditions, described in notes
Rev.4.00 Aug. 20, 2007 Page 498 of 638 REJ09B0395-0400
Appendix A Instruction Set
Table A.1
Instruction Set
1. Data transfer instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic MOV.B #xx:8, Rd MOV.B Rs, Rd MOV.B @ERs, Rd
Operation #xx:8 Rd8
I
HN
Z
V
C
B B B
2 2 2 4

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
2 2 4 6
Rs8 Rd8 @ERs Rd8 @(d:16, ERs) Rd8 @(d:24, ERs) Rd8 2 @ERs Rd8 ERs32+1 ERs32 2 4 6 2 4 @aa:8 Rd8 @aa:16 Rd8 @aa:24 Rd8 Rs8 @ERd Rs8 @(d:16, ERd) Rs8 @(d:24, ERd) 2 ERd32-1 ERd32 Rs8 @ERd 2 4 6 Rs8 @aa:8 Rs8 @aa:16 Rs8 @aa:24 #xx:16 Rd16
MOV.B @(d:16, ERs), B Rd MOV.B @(d:24, ERs), B Rd MOV.B @ERs+, Rd B
8
10
6
MOV.B @aa:8, Rd MOV.B @aa:16, Rd MOV.B @aa:24, Rd MOV.B Rs, @ERd MOV.B Rs, @(d:16, ERd) MOV.B Rs, @(d:24, ERd) MOV.B Rs, @-ERd
B B B B B
4 6 8 4 6
B
8
10
B
6
MOV.B Rs, @aa:8 MOV.B Rs, @aa:16 MOV.B Rs, @aa:24 MOV.W #xx:16, Rd MOV.W Rs, Rd MOV.W @ERs, Rd
B B B W4 W W 2 2 4
4 6 8 4 2 4 6
Rs16 Rd16 @ERs Rd16 @(d:16, ERs) Rd16 @(d:24, ERs) Rd16 2 @ERs Rd16 ERs32+2 @ERd32 4 @aa:16 Rd16
MOV.W @(d:16, ERs), W Rd MOV.W @(d:24, ERs), W Rd MOV.W @ERs+, Rd W
8
10
6
MOV.W @aa:16, Rd
W
6
Rev.4.00 Aug. 20, 2007 Page 499 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
Mnemonic MOV.W @aa:24, Rd MOV.W Rs, @ERd MOV.W Rs, @(d:16, ERd) MOV.W Rs, @(d:24, ERd) MOV.W Rs, @-ERd
@aa
Condition Code Operation @aa:24 Rd16 Rs16 @ERd I HN
Z
V
C
W W W 2 4
6

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
8 4 6
Rs16 @(d:16, ERd) Rs16 @(d:24, ERd) 2 ERd32-2 ERd32 Rs16 @ERd 4 6 Rs16 @aa:16 Rs16 @aa:24 #xx:32 Rd32
W
8
10
W
6
MOV.W Rs, @aa:16 MOV.W Rs, @aa:24 MOV.L #xx:32, Rd MOV.L ERs, ERd MOV.L @ERs, ERd MOV.L @(d:16, ERs), ERd MOV.L @(d:24, ERs), ERd MOV.L @ERs+, ERd
W W L L L L 6 2 4 6
6 8 6 2 8 10
ERs32 ERd32 @ERs ERd32
@(d:16, ERs) ERd32 @(d:24, ERs) ERd32 4 @ERs ERd32 ERs32+4 ERs32 6 8 @aa:16 ERd32 @aa:24 ERd32 ERs32 @ERd
L
10
14
L
10
MOV.L @aa:16, ERd MOV.L @aa:24, ERd MOV.L ERs, @ERd MOV.L ERs, @(d:16, ERd) MOV.L ERs, @(d:24, ERd) MOV.L ERs, @-ERd
L L L L 4 6
10 12 8 10
ERs32 @(d:16, ERd) ERs32 @(d:24, ERd) 4 ERd32-4 ERd32 ERs32 @ERd 6 8 ERs32 @aa:16 ERs32 @aa:24 2 @SP Rn16 SP+2 SP 4 @SP ERn32 SP+4 SP
L
10
14
L
10
MOV.L ERs, @aa:16 MOV.L ERs, @aa:24 POP.W Rn
L L W
10 12 6
POP.L ERn
L
10
Rev.4.00 Aug. 20, 2007 Page 500 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@(d, PC)
@@aa
Mnemonic PUSH.W Rn
@aa
Condition Code Operation I HN Z V C
W
2 SP-2 SP Rn16 @SP 4 SP-4 SP ERn32 @SP 4 Cannot be used in the H8/3008 Cannot be used in the H8/3008

0 0
6
PUSH.L ERn
L
10
MOVFPE @aa:16, Rd MOVTPE Rs, @aa:16
B
Cannot be used in the H8/3008 Cannot be used in the H8/3008
B
4
2. Arithmetic instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@(d, PC)
@@aa
Mnemonic ADD.B #xx:8, Rd ADD.B Rs, Rd ADD.W #xx:16, Rd ADD.W Rs, Rd ADD.L #xx:32, ERd
@aa
Condition Code Operation Rd8+#xx:8 Rd8 I HN Z V C

B B
2 2

2 2 4 2 6
Rd8+Rs8 Rd8 Rd16+#xx:16 Rd16
W4 W L 6 2
(1) (1) (2) (2)
Rd16+Rs16 Rd16 ERd32+#xx:32 ERd32
ADD.L ERs, ERd
L
2
ERd32+ERs32 ERd32 Rd8+#xx:8 +C Rd8

2
ADDX.B #xx:8, Rd ADDX.B Rs, Rd ADDS.L #1, ERd ADDS.L #2, ERd ADDS.L #4, ERd INC.B Rd INC.W #1, Rd INC.W #2, Rd
B B L L L B W W
2 2 2 2 2 2 2 2

(3) (3)
2 2 2 2 2 2 2 2
Rd8+Rs8 +C Rd8 ERd32+1 ERd32 ERd32+2 ERd32 ERd32+4 ERd32 Rd8+1 Rd8 Rd16+1 Rd16 Rd16+2 Rd16




Rev.4.00 Aug. 20, 2007 Page 501 of 638 REJ09B0395-0400
Advanced
Normal
@ERn
#xx
Rn
Advanced
Normal
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic INC.L #1, ERd INC.L #2, ERd DAA Rd
Operation ERd32+1 ERd32 ERd32+2 ERd32 Rd8 decimal adjust Rd8 Rd8-Rs8 Rd8 Rd16-#xx:16 Rd16
I
HN
Z
V
C
L L B
2 2 2
*
2 2 2
*

SUB.B Rs, Rd SUB.W #xx:16, Rd SUB.W Rs, Rd SUB.L #xx:32, ERd
B W4 W L 6
2
2 4 2 6
(1) (1) (2) (2)
2
Rd16-Rs16 Rd16 ERd32-#xx:32 ERd32
SUB.L ERs, ERd
L
2
ERd32-ERs32 ERd32 Rd8-#xx:8-C Rd8
2
SUBX.B #xx:8, Rd SUBX.B Rs, Rd SUBS.L #1, ERd SUBS.L #2, ERd SUBS.L #4, ERd DEC.B Rd DEC.W #1, Rd DEC.W #2, Rd DEC.L #1, ERd DEC.L #2, ERd DAS.Rd
B B L L L B W W L L B
2 2 2 2 2 2 2 2 2 2 2
(3) (3)

2 2 2 2 2 2 2 2 2 2 2
Rd8-Rs8-C Rd8 ERd32-1 ERd32 ERd32-2 ERd32 ERd32-4 ERd32 Rd8-1 Rd8 Rd16-1 Rd16 Rd16-2 Rd16 ERd32-1 ERd32 ERd32-2 ERd32 Rd8 decimal adjust Rd8


*

MULXU. B Rs, Rd
B
2
Rd8 x Rs8 Rd16 (unsigned multiplication) Rd16 x Rs16 ERd32 (unsigned multiplication) Rd8 x Rs8 Rd16 (signed multiplication) Rd16 x Rs16 ERd32 (signed multiplication) Rd16 / Rs8 Rd16 (RdH: remainder, RdL: quotient) (unsigned division)

*
14
MULXU. W Rs, ERd
W
2
22
MULXS. B Rs, Rd
B
4
16
MULXS. W Rs, ERd
W
4
24
DIVXU. B Rs, Rd
B
2
(6) (7)
14
Rev.4.00 Aug. 20, 2007 Page 502 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
Mnemonic DIVXU. W Rs, ERd
@aa
Condition Code Operation I HN Z V C
W
2
ERd32 / Rs16 ERd32 (6) (7) (Ed: remainder, Rd: quotient) (unsigned division) Rd16 / Rs8 Rd16 (RdH: remainder, RdL: quotient) (signed division) (8) (7)
22
DIVXS. B Rs, Rd
B
4
16
DIVXS. W Rs, ERd
W
4
ERd32 / Rs16 ERd32 (8) (7) (Ed: remainder, Rd: quotient) (signed division)

24
CMP.B #xx:8, Rd CMP.B Rs, Rd CMP.W #xx:16, Rd CMP.W Rs, Rd CMP.L #xx:32, ERd CMP.L ERs, ERd NEG.B Rd NEG.W Rd NEG.L ERd EXTU.W Rd
B B
2 2
Rd8-#xx:8 Rd8-Rs8 Rd16-#xx:16 2 Rd16-Rs16 ERd32-#xx:32 2 2 2 2 2 ERd32-ERs32 0-Rd8 Rd8 0-Rd16 Rd16 0-ERd32 ERd32 0 ( of Rd16) 0 ( of ERd32)

2 2 4 2 6 2 2 2 2 2
W4 W L L B W L W 6
(1) (1) (2) (2)

0 0
0 0 0 0
EXTU.L ERd
L
2
2
EXTS.W Rd
W
2
( of Rd16) ( of Rd16) ( of ERd32) ( of ERd32)
2
EXTS.L ERd
L
2
2
Rev.4.00 Aug. 20, 2007 Page 503 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
3. Logic instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic AND.B #xx:8, Rd AND.B Rs, Rd AND.W #xx:16, Rd AND.W Rs, Rd AND.L #xx:32, ERd AND.L ERs, ERd OR.B #xx:8, Rd OR.B Rs, Rd OR.W #xx:16, Rd OR.W Rs, Rd OR.L #xx:32, ERd OR.L ERs, ERd XOR.B #xx:8, Rd XOR.B Rs, Rd XOR.W #xx:16, Rd XOR.W Rs, Rd XOR.L #xx:32, ERd XOR.L ERs, ERd NOT.B Rd NOT.W Rd NOT.L ERd
Operation Rd8#xx:8 Rd8
I
HN
Z
V
C
B B
2 2

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
2 2 4 2 6 4 2 2 4 2 6 4 2 2 4 2 6 4 2 2 2
Rd8Rs8 Rd8 Rd16#xx:16 Rd16
W4 W L L B B W4 W L L B B W4 W L L B W L 6 4 2 2 2 2 2 2 6 4 2 2 2 6 4 2
Rd16Rs16 Rd16
ERd32#xx:32 ERd32 ERd32ERs32 ERd32 Rd8#xx:8 Rd8 Rd8Rs8 Rd8 Rd16#xx:16 Rd16 Rd16Rs16 Rd16
ERd32#xx:32 ERd32 ERd32ERs32 ERd32 Rd8#xx:8 Rd8 Rd8Rs8 Rd8 Rd16#xx:16 Rd16 Rd16Rs16 Rd16
ERd32#xx:32 ERd32 ERd32ERs32 ERd32 Rd8 Rd8 Rd16 Rd16 Rd32 Rd32
Rev.4.00 Aug. 20, 2007 Page 504 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
4. Shift instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic SHAL.B Rd SHAL.W Rd SHAL.L ERd SHAR.B Rd SHAR.W Rd SHAR.L ERd SHLL.B Rd SHLL.W Rd SHLL.L ERd SHLR.B Rd SHLR.W Rd SHLR.L ERd ROTXL.B Rd ROTXL.W Rd ROTXL.L ERd ROTXR.B Rd ROTXR.W Rd ROTXR.L ERd ROTL.B Rd ROTL.W Rd ROTL.L ERd ROTR.B Rd ROTR.W Rd ROTR.L ERd
Operation
I
HN
Z
V
C
B W L B W L B W L B W L B W L B W L B W L B W L
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
C MSB LSB
0

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
C MSB LSB

C MSB LSB
0

0 MSB LSB
C

C MSB LSB

C MSB LSB

C MSB LSB

C MSB LSB

Rev.4.00 Aug. 20, 2007 Page 505 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
5. Bit manipulation instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic BSET #xx:3, Rd BSET #xx:3, @ERd BSET #xx:3, @aa:8 BSET Rn, Rd BSET Rn, @ERd BSET Rn, @aa:8 BCLR #xx:3, Rd BCLR #xx:3, @ERd BCLR #xx:3, @aa:8 BCLR Rn, Rd BCLR Rn, @ERd BCLR Rn, @aa:8 BNOT #xx:3, Rd
Operation (#xx:3 of Rd8) 1
I
HN
Z
V
C
B B B B B B B B B B B B B
2 4 4 2 4 4 2 4 4 2 4 4 2

2 8 8 2 8 8 2 8 8 2 8 8 2
(#xx:3 of @ERd) 1 (#xx:3 of @aa:8) 1 (Rn8 of Rd8) 1 (Rn8 of @ERd) 1 (Rn8 of @aa:8) 1 (#xx:3 of Rd8) 0 (#xx:3 of @ERd) 0 (#xx:3 of @aa:8) 0 (Rn8 of Rd8) 0 (Rn8 of @ERd) 0 (Rn8 of @aa:8) 0 (#xx:3 of Rd8) (#xx:3 of Rd8)
BNOT #xx:3, @ERd
B
4
(#xx:3 of @ERd) (#xx:3 of @ERd) 4 (#xx:3 of @aa:8) (#xx:3 of @aa:8) (Rn8 of Rd8) (Rn8 of Rd8)
8
BNOT #xx:3, @aa:8
B
8
BNOT Rn, Rd
B
2
2
BNOT Rn, @ERd
B
4
(Rn8 of @ERd) (Rn8 of @ERd) 4 (Rn8 of @aa:8) (Rn8 of @aa:8) (#xx:3 of Rd8) Z
8
BNOT Rn, @aa:8
B
8
BTST #xx:3, Rd BTST #xx:3, @ERd BTST #xx:3, @aa:8 BTST Rn, Rd BTST Rn, @ERd BTST Rn, @aa:8 BLD #xx:3, Rd
B B B B B B B
2 4 4 2 4 4 2


2 6 6 2 6 6 2
(#xx:3 of @ERd) Z (#xx:3 of @aa:8) Z (Rn8 of @Rd8) Z (Rn8 of @ERd) Z (Rn8 of @aa:8) Z (#xx:3 of Rd8) C
Rev.4.00 Aug. 20, 2007 Page 506 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic BLD #xx:3, @ERd BLD #xx:3, @aa:8 BILD #xx:3, Rd BILD #xx:3, @ERd BILD #xx:3, @aa:8 BST #xx:3, Rd BST #xx:3, @ERd BST #xx:3, @aa:8 BIST #xx:3, Rd BIST #xx:3, @ERd BIST #xx:3, @aa:8 BAND #xx:3, Rd BAND #xx:3, @ERd BAND #xx:3, @aa:8 BIAND #xx:3, Rd
Operation (#xx:3 of @ERd) C
I
HN
Z
V
C
B B B B B B B B B B B B B B B 2 2 2 2 2
4 4

6 6 2 6 6 2 8 8 2 8 8 2 6 6 2 6 6 2 6 6 2 6 6 2 6 6 2 6 6
(#xx:3 of @aa:8) C (#xx:3 of Rd8) C
4 4
(#xx:3 of @ERd) C (#xx:3 of @aa:8) C C (#xx:3 of Rd8)

4 4
C (#xx:3 of @ERd24) C (#xx:3 of @aa:8) C (#xx:3 of Rd8)
4 4
C (#xx:3 of @ERd24) C (#xx:3 of @aa:8) C(#xx:3 of Rd8) C

4 4
C(#xx:3 of @ERd24) C C(#xx:3 of @aa:8) C C (#xx:3 of Rd8) C
BIAND #xx:3, @ERd B BIAND #xx:3, @aa:8 B BOR #xx:3, Rd BOR #xx:3, @ERd BOR #xx:3, @aa:8 BIOR #xx:3, Rd BIOR #xx:3, @ERd BIOR #xx:3, @aa:8 BXOR #xx:3, Rd BXOR #xx:3, @ERd BXOR #xx:3, @aa:8 BIXOR #xx:3, Rd B B B B B B B B B B 2 2 2 2
4 4
C (#xx:3 of @ERd24) C C (#xx:3 of @aa:8) C C(#xx:3 of Rd8) C
4 4
C(#xx:3 of @ERd24) C C(#xx:3 of @aa:8) C C (#xx:3 of Rd8) C
4 4
C (#xx:3 of @ERd24) C C (#xx:3 of @aa:8) C C(#xx:3 of Rd8) C
4 4
C(#xx:3 of @ERd24) C C(#xx:3 of @aa:8) C C (#xx:3 of Rd8) C
BIXOR #xx:3, @ERd B BIXOR #xx:3, @aa:8 B
4 4
C (#xx:3 of @ERd24) C C (#xx:3 of @aa:8) C
Rev.4.00 Aug. 20, 2007 Page 507 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
6. Branching instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
Mnemonic BRA d:8 (BT d:8) BRA d:16 (BT d:16) BRN d:8 (BF d:8) BRN d:16 (BF d:16) BHI d:8 BHI d:16 BLS d:8 BLS d:16 BCC d:8 (BHS d:8)
Branch Operation Condition If condition Always is true then PC PC+d else Never next; CZ=0
@aa
Condition Code I HN Z V C

2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4 2 4

4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6 4 6
CZ=1

C=0

BCC d:16 (BHS d:16) BCS d:8 (BLO d:8)
C=1

BCS d:16 (BLO d:16) BNE d:8 BNE d:16 BEQ d:8 BEQ d:16 BVC d:8 BVC d:16 BVS d:8 BVS d:16 BPL d:8 BPL d:16 BMI d:8 BMI d:16 BGE d:8 BGE d:16 BLT d:8 BLT d:16 BGT d:8 BGT d:16
Z=0

Z=1

V=0

V=1

N=0

N=1

NV = 0

NV = 1

Z (NV) =0

Rev.4.00 Aug. 20, 2007 Page 508 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
Mnemonic BLE d:8 BLE d:16
Branch Operation Condition
@aa
Condition Code I HN Z V C

2 4
If condition Z (NV) = 1 is true then PC PC+d else next; PC ERn 8 6
4 6
JMP @ERn JMP @aa:24 JMP @@aa:8 BSR d:8

2 4 2 2
4 6 10 8
PC aa:24 PC @aa:8 PC @-SP PC PC+d:8 PC @-SP PC PC+d:16 PC @-SP PC @ERn
BSR d:16
4
8
10
JSR @ERn
2
6
JSR @aa:24
4
PC @-SP PC @aa:24 2 PC @-SP PC @aa:8 2 PC @SP+
8
10
JSR @@aa:8
8
12
RTS
8
10
Rev.4.00 Aug. 20, 2007 Page 509 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
8
Appendix A Instruction Set
7. System control instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic TRAPA #x:2
Operation
I
HN
Z
V
C
2 PC @-SP CCR @-SP PC CCR @SP+ PC @SP+
1 14 16
RTE
B B W W 2 2 4 6

10
SLEEP
Transition to powerdown state

2
LDC #xx:8, CCR LDC Rs, CCR LDC @ERs, CCR LDC @(d:16, ERs), CCR LDC @(d:24, ERs), CCR LDC @ERs+, CCR
#xx:8 CCR Rs8 CCR @ERs CCR @(d:16, ERs) CCR @(d:24, ERs) CCR 4 @ERs CCR ERs32+2 ERs32 6 8 2 4 6 @aa:16 CCR @aa:24 CCR CCR Rd8 CCR @ERd CCR @(d:16, ERd) CCR @(d:24, ERd) 4 ERd32-2 ERd32 CCR @ERd 6 8 CCR @aa:16 CCR @aa:24 CCR#xx:8 CCR CCR#xx:8 CCR CCR#xx:8 CCR 2 PC PC+2
2 2 6 8

W
10
12

W
8

LDC @aa:16, CCR LDC @aa:24, CCR STC CCR, Rd STC CCR, @ERd STC CCR, @(d:16, ERd) STC CCR, @(d:24, ERd) STC CCR, @-ERd
W W B W W
8 10 2 6 8


W
10
12
W
8
STC CCR, @aa:16 STC CCR, @aa:24 ANDC #xx:8, CCR ORC #xx:8, CCR XORC #xx:8, CCR NOP
W W B B B 2 2 2
8 10 2 2 2 2
Rev.4.00 Aug. 20, 2007 Page 510 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
Appendix A Instruction Set
8. Block transfer instructions
Addressing Mode and Instruction Length (bytes)
@-ERn/@ERn+ Operand Size
No. of States*1
@(d, ERn)
@aa
Condition Code
Mnemonic EEPMOV. B
Operation
I
HN
Z
V
C
4 if R4L 0 repeat @R5 @R6 R5+1 R5 R6+1 R6 R4L-1 R4L until R4L=0 else next; 4 if R4 0 repeat @R5 @R6 R5+1 R5 R6+1 R6 R4-1 R4 until R4L=0 else next;
8+4n*2
EEPMOV. W
8+4n*2
Notes: 1. The number of states is the number of states required for execution when the instruction and its operands are located in on-chip memory. For other cases see section A.3, Number of States Required for Execution. 2. n is the value set in register R4L or R4. (1) Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0. (2) Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0. (3) Retains its previous value when the result is zero; otherwise cleared to 0. (4) Set to 1 when the adjustment produces a carry; otherwise retains its previous value. (5) The number of states required for execution of an instruction that transfers data in synchronization with the E clock is variable. (6) Set to 1 when the divisor is negative; otherwise cleared to 0. (7) Set to 1 when the divisor is zero; otherwise cleared to 0. (8) Set to 1 when the quotient is negative; otherwise cleared to 0.
Rev.4.00 Aug. 20, 2007 Page 511 of 638 REJ09B0395-0400
Advanced
@(d, PC)
Normal
@@aa
@ERn
#xx
Rn
A.2
Table A.2
Instruction code: Instruction when most significant bit of BH is 1.
4 ORC ADD SUB Table A.2 Table A.2 (2) (2) CMP OR.B XOR.B AND.B Table A.2 (2) XORC ANDC LDC Table A.2 Table A.2 (2) (2) MOV ADDX SUBX 5 6 7 8 9 A B C D E F Table A.2 (2) Table A.2 (2)
1st byte 2nd byte AH AL BH BL Instruction when most significant bit of BH is 0.
2 LDC 3
AL
AH
0
1
0
NOP
Table A.2 (2)
STC
Appendix A Instruction Set
1
Table A.2 Table A.2 Table A.2 Table A.2 (2) (2) (2) (2)
2 MOV.B
Operation Code Maps
Operation Code Map (1)
3 BLS BVS JMP MOV MOV BIOR ADD ADDX CMP SUBX OR XOR AND MOV BIXOR BIAND BILD Table A.2 Table A.2 EEPMOV (2) (2) Table A.2 (3) DIVXU BST OR BTST BOR BXOR BAND BIST BLD XOR AND RTS BSR RTE TRAPA Table A.2 (2) BCC BCS BNE BNQ BVC BPL BMI BGE BSR BLT BGT JSR BLE
Rev.4.00 Aug. 20, 2007 Page 512 of 638 REJ09B0395-0400
4
BRA
BRN
BHI
5
MULXU
DIVXU
MULXU
6
BSET
BNOT
BCLR
7
8
9
A
B
C
D
E
F
Table A.2
Instruction code:
1st byte 2nd byte AH AL BH BL
2 LDC/STC SLEEP ADD INC ADDS INC INC INC Table A.2 Table A.2 (3) (3) 3 4 5 6 7 8 9 A B C D E F Table A.2 (3)
BH AH AL
0
1
01
MOV
0A
INC
0B
ADDS
Operation Code Map (2)
0F SHLL SHAL SHAR ROTL ROTR EXTU EXTU NEG SHLR ROTXL ROTXR NOT
DAA
MOV SHAL SHAR ROTL ROTR NEG EXTS EXTS
10
SHLL
11
SHLR
12
ROTXL
13
ROTXR
17
NOT
1A DEC
DEC DEC SUBS
SUB DEC DEC
1B
SUBS
1F BHI BLS SUB SUB OR OR CMP CMP BCC BCS XOR XOR
DAS BNE AND AND BEQ BVC BVS BPL BMI
CMP BGE BLT BGT BLE
58
BRA
BRN
79
MOV
ADD
Appendix A Instruction Set
Rev.4.00 Aug. 20, 2007 Page 513 of 638 REJ09B0395-0400
7A
MOV
ADD
Table A.2
Instruction code:
1st byte 2nd byte 3rd byte 4th byte AH AL BH BL CH CL DH DL
Instruction when most significant bit of DH is 0. Instruction when most significant bit of DH is 1.
CL 1 2 3 4 5 6 7 8 9 A B C D E F
Appendix A Instruction Set
AH ALBH BLCH LDC STC STC MULXS DIVXS OR BTST BOR BTST BIOR BCLR BIST BCLR BTST BOR BTST BIOR BCLR BIST BCLR BIXOR BIAND BILD BST BXOR BAND BLD BIXOR BIAND BILD BST BXOR BAND BLD XOR AND LDC LDC
0
01406
STC
LDC STC
01C05
MULXS
Operation Code Map (3)
Rev.4.00 Aug. 20, 2007 Page 514 of 638 REJ09B0395-0400
01D05
DIVIXS
01F06
7Cr06 *1
7Cr07 *1
7Dr06 *1
BSET
BNOT
7Dr07 *1
BSET
BNOT
7Eaa6 *2
7Eaa7 *2
7Faa6 *2
BSET
BNOT
7Faa7 *2
BSET
BNOT
Notes: 1. r is the register designation field. 2. aa is the absolute address field.
Appendix A Instruction Set
A.3
Number of States Required for Execution
The tables in this section can be used to calculate the number of states required for instruction execution by the H8/300H CPU. Table A.4 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table A.3 indicates the number of states required per cycle according to the bus size. The number of states required for execution of an instruction can be calculated from these two tables as follows: Number of states = I x SI + J x SJ + K x SK + L x SL + M x SM + N x SN Examples of Calculation of Number of States Required for Execution Examples: Advanced mode, stack located in external address space, on-chip supporting modules accessed with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width. BSET #0, @FFFFC7:8 From table A.4, I = L = 2 and J = K = M = N = 0 From table A.3, SI = 4 and SL = 3 Number of states = 2 x 4 + 2 x 3 = 14 JSR @@30 From table A.4, I = J = K = 2 and L = M = N = 0 From table A.3, SI = SJ = SK = 4 Number of states = 2 x 4 + 2 x 4 + 2 x 4 = 24
Rev.4.00 Aug. 20, 2007 Page 515 of 638 REJ09B0395-0400
Appendix A Instruction Set
Table A.3
Number of States per Cycle
Access Conditions On-Chip Supporting Module External Device 8-Bit Bus 2-State Access 4 3-State Access 6 + 2m 16-Bit Bus 2-State Access 2 3-State Access 3+m
Cycle Instruction fetch SI SK SL SM
On-Chip 8-Bit Memory Bus 2 6
16-Bit Bus 3
Branch address read SJ Stack operation Byte data access Word data access Internal operation 3 6 2 4 3+m 6 + 2m
SN 1
Legend: m: Number of wait states inserted into external device access
Rev.4.00 Aug. 20, 2007 Page 516 of 638 REJ09B0395-0400
Appendix A Instruction Set
Table A.4
Number of Cycles per Instruction
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 1 1 2 1 3 1 1 1 1 1 1 2 1 3 2 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 1 1
Instruction Mnemonic ADD ADD.B #xx:8, Rd ADD.B Rs, Rd ADD.W #xx:16, Rd ADD.W Rs, Rd ADD.L #xx:32, ERd ADD.L ERs, ERd ADDS #1/2/4, ERd ADDX #xx:8, Rd ADDX Rs, Rd AND.B #xx:8, Rd AND.B Rs, Rd AND.W #xx:16, Rd AND.W Rs, Rd AND.L #xx:32, ERd AND.L ERs, ERd ANDC #xx:8, CCR BAND #xx:3, Rd BAND #xx:3, @ERd BAND #xx:3, @aa:8 BRA d:8 (BT d:8) BRN d:8 (BF d:8) BHI d:8 BLS d:8 BCC d:8 (BHS d:8) BCS d:8 (BLO d:8) BNE d:8 BEQ d:8 BVC d:8 BVS d:8 BPL d:8 BMI d:8 BGE d:8 BLT d:8 BGT d:8 BLE d:8
ADDS ADDX AND
ANDC BAND
Bcc
Rev.4.00 Aug. 20, 2007 Page 517 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 1 2 2 1 2 2 1 2 2 1 2 2 1 2 2 1 2 2 1 2 2 1 2 2 2 2 2 2 1 1 1 1 1 1 2 2 1 1 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
Instruction Mnemonic Bcc BRA d:16 (BT d:16) BRN d:16 (BF d:16) BHI d:16 BLS d:16 BCC d:16 (BHS d:16) BCS d:16 (BLO d:16) BNE d:16 BEQ d:16 BVC d:16 BVS d:16 BPL d:16 BMI d:16 BGE d:16 BLT d:16 BGT d:16 BLE d:16 BCLR #xx:3, Rd BCLR #xx:3, @ERd BCLR #xx:3, @aa:8 BCLR Rn, Rd BCLR Rn, @ERd BCLR Rn, @aa:8 BIAND #xx:3, Rd BIAND #xx:3, @ERd BIAND #xx:3, @aa:8 BILD #xx:3, Rd BILD #xx:3, @ERd BILD #xx:3, @aa:8 BIOR #xx:8, Rd BIOR #xx:8, @ERd BIOR #xx:8, @aa:8 BIST #xx:3, Rd BIST #xx:3, @ERd BIST #xx:3, @aa:8 BIXOR #xx:3, Rd BIXOR #xx:3, @ERd BIXOR #xx:3, @aa:8 BLD #xx:3, Rd BLD #xx:3, @ERd BLD #xx:3, @aa:8
BCLR
BIAND
BILD
BIOR
BIST
BIXOR
BLD
Rev.4.00 Aug. 20, 2007 Page 518 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 1 2 2 1 2 2 1 2 2 1 2 2 1 2 2 2 2 2 2 1 2 2 1 2 2 1 2 2 1 2 2 1 1 2 1 3 1 1 1 1 2 1 2 2 2 1 1 1 1 1 1 2 2 2 2 2 2 1 1 2 2 2 2
Instruction Mnemonic BNOT BNOT #xx:3, Rd BNOT #xx:3, @ERd BNOT #xx:3, @aa:8 BNOT Rn, Rd BNOT Rn, @ERd BNOT Rn, @aa:8 BOR #xx:3, Rd BOR #xx:3, @ERd BOR #xx:3, @aa:8 BSET #xx:3, Rd BSET #xx:3, @ERd BSET #xx:3, @aa:8 BSET Rn, Rd BSET Rn, @ERd BSET Rn, @aa:8 BSR d:8 Normal Advanced BSR d:16 Normal Advanced BST BST #xx:3, Rd BST #xx:3, @ERd BST #xx:3, @aa:8 BTST #xx:3, Rd BTST #xx:3, @ERd BTST #xx:3, @aa:8 BTST Rn, Rd BTST Rn, @ERd BTST Rn, @aa:8 BXOR #xx:3, Rd BXOR #xx:3, @ERd BXOR #xx:3, @aa:8 CMP.B #xx:8, Rd CMP.B Rs, Rd CMP.W #xx:16, Rd CMP.W Rs, Rd CMP.L #xx:32, ERd CMP.L ERs, ERd DAA Rd DAS Rd
BOR
BSET
BSR
BTST
BXOR
CMP
DAA DAS
Rev.4.00 Aug. 20, 2007 Page 519 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 1 1 1 2 2 1 1 2 2 1 1 1 1 1 1 1 2 2 2 1 2 1 2 1 2 1 2 1 2 2 2 2 2 2 2n + 2*1 2n + 2*1 12 20 12 20
Instruction Mnemonic DEC DEC.B Rd DEC.W #1/2, Rd DEC.L #1/2, ERd DIVXS.B Rs, Rd DIVXS.W Rs, ERd DIVXU.B Rs, Rd DIVXU.W Rs, ERd EEPMOV.B EEPMOV.W EXTS.W Rd EXTS.L ERd EXTU.W Rd EXTU.L ERd INC.B Rd INC.W #1/2, Rd INC.L #1/2, ERd JMP @ERn JMP @aa:24 JMP @@aa:8 Normal
DIVXS DIVXU EEPMOV EXTS EXTU INC
JMP
Advanced 2 JSR JSR @ERn Normal 2
Advanced 2 JSR @aa:24 Normal 2
Advanced 2 JSR @@aa:8 Normal 2
Advanced 2 LDC LDC #xx:8, CCR LDC Rs, CCR LDC @ERs, CCR LDC @(d:16, ERs), CCR LDC @(d:24, ERs), CCR LDC @ERs+, CCR LDC @aa:16, CCR LDC @aa:24, CCR 1 1 2 3 5 2 3 4
1 1 1 1 1 1
2
Rev.4.00 Aug. 20, 2007 Page 520 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 1 1 1 2 4 1 1 2 3 1 2 4 1 1 2 3 2 1 1 2 4 1 2 3 1 2 4 1 2 3 3 1 2 3 5 2 3 4 2 3 5 2 3 4
Instruction Mnemonic MOV MOV.B #xx:8, Rd MOV.B Rs, Rd MOV.B @ERs, Rd MOV.B @(d:16, ERs), Rd MOV.B @(d:24, ERs), Rd MOV.B @ERs+, Rd MOV.B @aa:8, Rd MOV.B @aa:16, Rd MOV.B @aa:24, Rd MOV.B Rs, @ERd MOV.B Rs, @(d:16, ERd) MOV.B Rs, @(d:24, ERd) MOV.B Rs, @-ERd MOV.B Rs, @aa:8 MOV.B Rs, @aa:16 MOV.B Rs, @aa:24 MOV.W #xx:16, Rd MOV.W Rs, Rd MOV.W @ERs, Rd MOV.W @(d:16, ERs), Rd MOV.W @(d:24, ERs), Rd MOV.W @ERs+, Rd MOV.W @aa:16, Rd MOV.W @aa:24, Rd MOV.W Rs, @ERd MOV.W Rs, @(d:16, ERd) MOV.W Rs, @(d:24, ERd) MOV.W Rs, @-ERd MOV.W Rs, @aa:16 MOV.W Rs, @aa:24 MOV.L #xx:32, ERd MOV.L ERs, ERd MOV.L @ERs, ERd MOV.L @(d:16, ERs), ERd MOV.L @(d:24, ERs), ERd MOV.L @ERs+, ERd MOV.L @aa:16, ERd MOV.L @aa:24, ERd MOV.L ERs, @ERd MOV.L ERs, @(d:16, ERd) MOV.L ERs, @(d:24, ERd) MOV.L ERs, @-ERd MOV.L ERs, @aa:16 MOV.L ERs, @aa:24
1 1 1 1 1 1 1 1 1 1 1 1 1 1
2
2
1 1 1 1 1 1 1 1 1 1 1 1
2
2
2 2 2 2 2 2 2 2 2 2 2 2
2
2
Rev.4.00 Aug. 20, 2007 Page 521 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N 1 1 12 20 12 20
Instruction Mnemonic MOVFPE MOVTPE MULXS MULXU NEG
MOVFPE @aa:16, Rd*2 2 MOVTPE Rs, @aa:16* 2 MULXS.B Rs, Rd MULXS.W Rs, ERd MULXU.B Rs, Rd MULXU.W Rs, ERd NEG.B Rd NEG.W Rd NEG.L ERd NOP NOT.B Rd NOT.W Rd NOT.L ERd OR.B #xx:8, Rd OR.B Rs, Rd OR.W #xx:16, Rd OR.W Rs, Rd OR.L #xx:32, ERd OR.L ERs, ERd ORC #xx:8, CCR POP.W Rn POP.L ERn PUSH.W Rn PUSH.L ERn ROTL.B Rd ROTL.W Rd ROTL.L ERd ROTR.B Rd ROTR.W Rd ROTR.L ERd ROTXL.B Rd ROTXL.W Rd ROTXL.L ERd ROTXR.B Rd ROTXR.W Rd ROTXR.L ERd RTE 2 2 1 1 1 1 1 1 1 1 1 1 1 2 1 3 2 1 1 2 1 2 1 1 1 1 1 1 1 1 1 1 1 1 2 2
2
NOP NOT
OR
ORC POP PUSH ROTL
1 2 1 2
2 2 2 2
ROTR
ROTXL
ROTXR
RTE
2
Rev.4.00 Aug. 20, 2007 Page 522 of 638 REJ09B0395-0400
Appendix A Instruction Set
Instruction Branch Stack Byte Data Word Data Internal Fetch Addr. Read Operation Access Access Operation I J K L M N Normal 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 2 2 2
Instruction Mnemonic RTS SHAL RTS SHAL.B Rd SHAL.W Rd SHAL.L ERd SHAR.B Rd SHAR.W Rd SHAR.L ERd SHLL.B Rd SHLL.W Rd SHLL.L ERd SHLR.B Rd SHLR.W Rd SHLR.L ERd SLEEP
Advanced 2
SHAR
SHLL
SHLR
SLEEP STC
1 STC CCR, Rd 2 STC CCR, @ERd STC CCR, @(d:16, ERd) 3 STC CCR, @(d:24, ERd) 5 2 STC CCR, @-ERd 3 STC CCR, @aa:16 4 STC CCR, @aa:24 SUB.B Rs, Rd SUB.W #xx:16, Rd SUB.W Rs, Rd SUB.L #xx:32, ERd SUB.L ERs, ERd SUBS #1/2/4, ERd SUBX #xx:8, Rd SUBX Rs, Rd TRAPA #x:2 Normal XOR.B #xx:8, Rd XOR.B Rs, Rd XOR.W #xx:16, Rd XOR.W Rs, Rd XOR.L #xx:32, ERd XOR.L ERs, ERd XORC #xx:8, CCR 1 2 1 3 1 1 1 1 2 1 1 2 1 3 2 1 1 2 2 2
2
SUB
SUBS SUBX TRAPA XOR
4 4
Advanced 2
XORC
Notes: 1. n is the value set in register R4L or R4. The source and destination are accessed n + 1 times each. 2. Not available in the H8/3008.
Rev.4.00 Aug. 20, 2007 Page 523 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Appendix B Internal I/O Registers
B.1 Address List
Data Bus Width Bit 7 8 Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
Address Register (Low) Name H'EE000 H'EE001 H'EE002 H'EE003 P4DDR H'EE004 H'EE005 P6DDR H'EE006 H'EE007 P8DDR H'EE008 P9DDR H'EE009 PADDR H'EE00A PBDDR H'EE00B H'EE00C H'EE00D H'EE00E H'EE00F H'EE010 H'EE011 MDCR H'EE012 SYSCR H'EE013 BRCR H'EE014 ISCR H'EE015 IER H'EE016 ISR H'EE017 H'EE018 IPRA H'EE019 IPRB H'EE01A DASTCR H'EE01B DIVCR H'EE01C MSTCRH H'EE01D MSTCRL H'EE01E ADRCR H'EE01F CSCR
P47DDR P46DDR P45DDR P44DDR P43DDR P42DDR P41DDR P40DDR Port 4
8
P66DDR P65DDR P64DDR P63DDR P62DDR P61DDR P60DDR Port 6
8 8 8 8

P84DDR P83DDR P82DDR P81DDR P80DDR Port 8
P95DDR P94DDR P93DDR P92DDR P91DDR P90DDR Port 9
PA7DDR PA6DDR PA5DDR PA4DDR PA3DDR PA2DDR PA1DDR PA0DDR Port A PB7DDR PB6DDR PB5DDR PB4DDR PB3DDR PB2DDR PB1DDR PB0DDR Port B STS2 A22E IPRA6 IPRB6 CS6E STS1 A21E STS0 A20E UE MDS2 NMIEG MDS1 SSOE MDS0 RAME BRLE Bus controller System control
8 8 8 8 8 8
SSBY A23E
IRQ5SC IRQ4SC IRQ3SC IRQ2SC IRQ1SC IRQ0SC Interrupt IRQ5E IRQ4E IRQ3E IRQ2E IRQ1E IRQ0E controller IRQ5F IPRA5 CS5E IRQ4F IPRA4 IRQ3F IPRA3 IPRB3 IRQ2F IPRA2 IPRB2 IRQ1F IPRA1 DIV1 IRQ0F IPRA0 DASTE DIV0 D/A converter System control
8 8 8 8 8 8 8 8
IPRA7 IPRB7 PSTOP CS7E
MSTPH1 MSTPH0 MSTPL0 ADRCTL Bus controller
MSTPL4 MSTPL3 MSTPL2 CS4E
Rev.4.00 Aug. 20, 2007 Page 524 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7 8 8 8 8 8 ABW7 AST7 W71 W31 ICIS1
Address Register (Low) Name H'EE020 ABWCR H'EE021 ASTCR H'EE022 WCRH H'EE023 WCRL H'EE024 BCR H'EE025
Bit Names Bit 6 ABW6 AST6 W70 W30 ICIS0 Bit 5 ABW5 AST5 W61 W21 *
1
Bit 4 ABW4 AST4 W60 W20 *
1
Bit 3 ABW3 AST3 W51 W11 *
1
Bit 2 ABW2 AST2 W50 W10 *
1
Bit 1 ABW1 AST1 W41 W01 RDEA
Bit 0 ABW0 AST0 W40 W00 WAITE
Module Name Bus controller
H'EE026 Reserved area (access prohibited) H'EE027 H'EE028 H'EE029 H'EE02A H'EE02B H'EE02C H'EE02D H'EE02E H'EE02F H'EE030 Reserved area (access prohibited) H'EE031 H'EE032 H'EE033 H'EE034 H'EE035 H'EE036 H'EE037 H'EE038 H'EE039 H'EE03A H'EE03B H'EE03C H'EE03D H'EE03E P4PCR 8 P47PCR P46PCR P45PCR P44PCR P43PCR P42PCR P41PCR P40PCR Port 4
H'EE03F Reserved area (access prohibited)
Rev.4.00 Aug. 20, 2007 Page 525 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE040 Reserved area (access prohibited) H'EE041 H'EE042 H'EE043 H'EE044 H'EE045 H'EE046 H'EE047 H'EE048 H'EE049 H'EE04A H'EE04B H'EE04C H'EE04D H'EE04E H'EE04F H'EE050 Reserved area (access prohibited) H'EE051 H'EE052 H'EE053 H'EE054 H'EE055 H'EE056 H'EE057 H'EE058 H'EE059 H'EE05A H'EE05B H'EE05C H'EE05D H'EE05E H'EE05F
Rev.4.00 Aug. 20, 2007 Page 526 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE060 Reserved area (access prohibited) H'EE061 H'EE062 H'EE063 H'EE064 H'EE065 H'EE066 H'EE067 H'EE068 H'EE069 H'EE06A H'EE06B H'EE06C H'EE06D H'EE06E H'EE06F H'EE070 Reserved area (access prohibited) H'EE071 H'EE072 H'EE073 H'EE074 H'EE075 H'EE076 H'EE077 H'EE078 H'EE079 H'EE07A H'EE07B H'EE07C H'EE07D H'EE07E H'EE07F
Rev.4.00 Aug. 20, 2007 Page 527 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE080 Reserved area (access prohibited) H'EE081 H'EE082 H'EE083 H'EE084 H'EE085 H'EE086 H'EE087 H'EE088 H'EE089 H'EE08A H'EE08B H'EE08C H'EE08D H'EE08E H'EE08F H'EE090 Reserved area (access prohibited) H'EE091 H'EE092 H'EE093 H'EE094 H'EE095 H'EE096 H'EE097 H'EE098 H'EE099 H'EE09A H'EE09B H'EE09C H'EE09D H'EE09E H'EE09F
Rev.4.00 Aug. 20, 2007 Page 528 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE0A0 Reserved area (access prohibited) H'EE0A1 H'EE0A2 H'EE0A3 H'EE0A4 H'EE0A5 H'EE0A6 H'EE0A7 H'EE0A8 H'EE0A9 H'EE0AA H'EE0AB H'EE0AC H'EE0AD H'EE0AE H'EE0AF H'EE0B0 Reserved area (access prohibited) H'EE0B1 H'EE0B2 H'EE0B3 H'EE0B4 H'EE0B5 H'EE0B6 H'EE0B7 H'EE0B8 H'EE0B9 H'EE0BA H'EE0BB H'EE0BC H'EE0BD H'EE0BE H'EE0BF
Rev.4.00 Aug. 20, 2007 Page 529 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE0C0 Reserved area (access prohibited) H'EE0C1 H'EE0C2 H'EE0C3 H'EE0C4 H'EE0C5 H'EE0C6 H'EE0C7 H'EE0C8 H'EE0C9 H'EE0CA H'EE0CB H'EE0CC H'EE0CD H'EE0CE H'EE0CF H'EE0D0 Reserved area (access prohibited) H'EE0D1 H'EE0D2 H'EE0D3 H'EE0D4 H'EE0D5 H'EE0D6 H'EE0D7 H'EE0D8 H'EE0D9 H'EE0DA H'EE0DB H'EE0DC H'EE0DD H'EE0DE H'EE0DF
Rev.4.00 Aug. 20, 2007 Page 530 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'EE0E0 Reserved area (access prohibited) H'EE0E1 H'EE0E2 H'EE0E3 H'EE0E4 H'EE0E5 H'EE0E6 H'EE0E7 H'EE0E8 H'EE0E9 H'EE0EA H'EE0EB H'EE0EC H'EE0ED H'EE0EE H'EE0EF H'EE0F0 Reserved area (access prohibited) H'EE0F1 H'EE0F2 H'EE0F3 H'EE0F4 H'EE0F5 H'EE0F6 H'EE0F7 H'EE0F8 H'EE0F9 H'EE0FA H'EE0FB H'EE0FC H'EE0FD H'EE0FE H'EE0FF
Rev.4.00 Aug. 20, 2007 Page 531 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name H'FFF20 H'FFF21 H'FFF22 H'FFF23 H'FFF24 H'FFF25 H'FFF26 H'FFF27 H'FFF28 H'FFF29 H'FFF2A H'FFF2B H'FFF2C H'FFF2D H'FFF2E H'FFF2F H'FFF30 H'FFF31 H'FFF32 H'FFF33 H'FFF34 H'FFF35 H'FFF36 H'FFF37 H'FFF38 H'FFF39 H'FFF3A H'FFF3B H'FFF3C H'FFF3D H'FFF3E H'FFF3F
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
Reserved area (access prohibited)
Reserved area (access prohibited)
Rev.4.00 Aug. 20, 2007 Page 532 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name H'FFF40 H'FFF41 H'FFF42 H'FFF43 H'FFF44 H'FFF45 H'FFF46 H'FFF47 H'FFF48 H'FFF49
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'FFF4A H'FFF4B H'FFF4C H'FFF4D H'FFF4E H'FFF4F H'FFF50 H'FFF51 H'FFF52 H'FFF53 H'FFF54 H'FFF55 H'FFF56 H'FFF57 H'FFF58 H'FFF59
H'FFF5A H'FFF5B H'FFF5C H'FFF5D H'FFF5E H'FFF5F
Rev.4.00 Aug. 20, 2007 Page 533 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7 8 8 8 8 8 8 8 8 8
Address Register (Low) Name H'FFF60 H'FFF61 H'FFF62 H'FFF63 H'FFF64 H'FFF65 H'FFF66 H'FFF67 H'FFF68 H'FFF69 TSTR TSNC TMDR TOLR TISRA TISRB TISRC 16TCR0 TIOR0
Bit Names Bit 6 MDF IMIEA2 IMIEB2 OVIE2 CCLR1 IOB2 Bit 5 FDIR TOB2 IMIEA1 IMIEB1 OVIE1 CCLR0 IOB1 Bit 4 TOA2 IMIEA0 IMIEB0 OVIE0 CKEG1 IOB0 Bit 3 TOB1 CKEG0 Bit 2 STR2 SYNC2 PWM2 TOA1 IMFA2 IMFB2 OVF2 TPSC2 IOA2 Bit 1 STR1 SYNC1 PWM1 TOB0 IMFA1 IMFB1 OVF1 TPSC1 IOA1 Bit 0 STR0 SYNC0 PWM0 TOA0 IMFA0 IMFB0 OVF0 TPSC0 IOA0 16-bit timer channel 0 Module Name 16-bit timer, (all channels)
H'FFF6A 16TCNT0H 16 H'FFF6B 16TCNT0L H'FFF6C GRA0H H'FFF6D GRA0L H'FFF6E GRB0H H'FFF6F GRB0L H'FFF70 H'FFF71 H'FFF72 H'FFF73 H'FFF74 H'FFF75 H'FFF76 H'FFF77 H'FFF78 H'FFF79 16TCR1 TIOR1 8 8 CCLR1 IOB2 CCLR0 IOB1 CKEG1 IOB0 CKEG0 TPSC2 IOA2 TPSC1 IOA1 TPSC0 IOA0 16-bit timer channel 1 16 16
16TCNT1H 16 16TCNT1L GRA1H GRA1L GRB1H GRB1L 16TCR2 TIOR2 8 8 CCLR1 IOB2 CCLR0 IOB1 CKEG1 IOB0 CKEG0 TPSC2 IOA2 TPSC1 IOA1 TPSC0 IOA0 16-bit timer channel 2 16 16
H'FFF7A 16TCNT2H 16 H'FFF7B 16TCNT2L H'FFF7C GRA2H H'FFF7D GRA2L H'FFF7E GRB2H H'FFF7F GRB2L 16 16
Rev.4.00 Aug. 20, 2007 Page 534 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7 16 16 16 16 16 16 16 16 16 16 8 8 WRST CMIEB CMIEB CMFB CMFB RSTOE CMIEA CMIEA CMFA CMFA OVIE OVIE OVF OVF CCLR1 CCLR1 ICE CCLR0 CCLR0 OIS3 OIS3 CKS2 CKS2 OIS2 OIS2 CKS1 CKS1 OS1 OS1 CKS0 CKS0 OS0 OS0 8-bit timer channels 2 and 3 OVF WT/IT TME CKS2 CKS1 CKS0 WDT CMIEB CMIEB CMFB CMFB
Address Register (Low) Name H'FFF80 H'FFF81 H'FFF82 H'FFF83 H'FFF84 H'FFF85 H'FFF86 H'FFF87 H'FFF88 H'FFF89 8TCR0 8TCR1 8TCSR0 8TCSR1 TCORA0 TCORA1 TCORB0 TCORB1 8TCNT0 8TCNT1
Bit Names Bit 6 CMIEA CMIEA CMFA CMFA Bit 5 OVIE OVIE OVF OVF Bit 4 CCLR1 CCLR1 ADTE ICE Bit 3 CCLR0 CCLR0 OIS3 OIS3 Bit 2 CKS2 CKS2 OIS2 OIS2 Bit 1 CKS1 CKS1 OS1 OS1 Bit 0 CKS0 CKS0 OS0 OS0 Module Name 8-bit timer channels 0 and 1
H'FFF8A H'FFF8B H'FFF8C TCSR*2 H'FFF8D TCNT*2 H'FFF8E H'FFF8F RSTCSR*2 8 H'FFF90 H'FFF91 H'FFF92 H'FFF93 H'FFF94 H'FFF95 H'FFF96 H'FFF97 H'FFF98 H'FFF99 8TCR2 8TCR3 8TCSR2 8TCSR3 TCORA2 TCORA3 TCORB2 TCORB3 8TCNT2 8TCNT3 16 16 16 16 16 16 16 16 16 16
H'FFF9A H'FFF9B H'FFF9C DADR0 H'FFF9D DADR1 H'FFF9E DACR H'FFF9F 8 8 8 8







D/A converter
DAOE1
DAOE0
DAE





Rev.4.00 Aug. 20, 2007 Page 535 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7 8 8 8 8 8
Address Register (Low) Name H'FFFA0 TPMR H'FFFA1 TPCR H'FFFA2 NDERB H'FFFA3 NDERA H'FFFA4 NDRB*
3
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
G3NOV G2NOV G1NOV G0NOV TPC
G3CMS1 G3CMS0 G2CMS1 G2CMS0 G1CMS1 G1CMS0 G0CMS1 G0CMS0 NDER15 NDER14 NDER13 NDER12 NDER11 NDER10 NDER9 NDER7 NDR15 NDR15 NDER6 NDR14 NDR14 NDR6 NDR6 CHR NDER5 NDR13 NDR13 NDR5 NDR5 PE NDER4 NDR12 NDR12 NDR4 NDR4 O/E NDER3 NDR11 NDR3 NDR11 NDR3 STOP NDER2 NDR10 NDR2 NDR10 NDR2 MP NDER1 NDR9 NDR1 NDR9 NDR1 CKS1 NDER8 NDER0 NDR8 NDR0 NDR8 NDR0 CKS0 SCI channel 0
H'FFFA5 NDRA*
3
8
NDR7 NDR7
H'FFFA6 NDRB*
3
8

H'FFFA7 NDRA*3
8

H'FFFA8 H'FFFA9 H'FFFAA H'FFFAB H'FFFAC H'FFFAD H'FFFAE H'FFFAF H'FFFB0 SMR H'FFFB1 BRR H'FFFB2 SCR H'FFFB3 TDR H'FFFB4 SSR H'FFFB5 RDR H'FFFB6 SCMR 8 8 8 8 8 8 8
C/A
TIE
RIE
TE
RE
MPIE
TEIE
CKE1
CKE0
TDRE
RDRF
ORER
FER/ERS PER
TEND
MPB
MPBT

SDIR
SINV
SMIF
H'FFFB7 Reserved area (access prohibited) H'FFFB8 SMR H'FFFB9 BRR H'FFFBA SCR H'FFFBB TDR H'FFFBC SSR H'FFFBD RDR H'FFFBE SCMR 8 8 8 8 8 8 8 SDIR SINV SMIF TDRE RDRF ORER FER/ERS PER TEND MPB MPBT TIE RIE TE RE MPIE TEIE CKE1 CKE0 C/A CHR PE O/E STOP MP CKS1 CKS0 SCI channel 1
H'FFFBF Reserved area (access prohibited)
Rev.4.00 Aug. 20, 2007 Page 536 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7
Address Register (Low) Name
Bit Names Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Module Name
H'FFFC0 Reserved area (access prohibited) H'FFFC1 H'FFFC2 H'FFFC3 H'FFFC4 H'FFFC5 H'FFFC6 H'FFFC7 H'FFFC8 H'FFFC9 H'FFFCA H'FFFCB H'FFFCC H'FFFCD H'FFFCE H'FFFCF H'FFFD0 H'FFFD1 H'FFFD2 H'FFFD3 P4DR H'FFFD4 H'FFFD5 P6DR H'FFFD6 P7DR H'FFFD7 P8DR H'FFFD8 P9DR H'FFFD9 PADR H'FFFDA PBDR H'FFFDB H'FFFDC H'FFFDD H'FFFDE H'FFFDF 8 8 8 8 8 8 8 P47 P67 P77 PA7 PB7 P46 P66 P76 PA6 PB6 P45 P65 P75 P95 PA5 PB5 P44 P64 P74 P84 P94 PA4 PB4 P43 P63 P73 P83 P93 PA3 PB3 P42 P62 P72 P82 P92 PA2 PB2 P41 P61 P71 P81 P91 PA1 PB1 P40 P60 P70 P80 P90 PA0 PB0 Port 6 Port 7 Port 8 Port 9 Port A Port B Port 4
Rev.4.00 Aug. 20, 2007 Page 537 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
Data Bus Width Bit 7 8 8 8 8 8 8 8 8 8 8 AD9 AD1 AD9 AD1 AD9 AD1 AD9 AD1 ADF TRGE
Address Register (Low) Name H'FFFE0 ADDRAH H'FFFE1 ADDRAL H'FFFE2 ADDRBH H'FFFE3 ADDRBL H'FFFE4 ADDRCH H'FFFE5 ADDRCL H'FFFE6 ADDRDH H'FFFE7 ADDRDL H'FFFE8 ADCSR H'FFFE9 ADCR
Bit Names Bit 6 AD8 AD0 AD8 AD0 AD8 AD0 AD8 AD0 ADIE Bit 5 AD7 AD7 AD7 AD7 ADST Bit 4 AD6 AD6 AD6 AD6 SCAN Bit 3 AD5 AD5 AD5 AD5 CKS Bit 2 AD4 AD4 AD4 AD4 CH2 Bit 1 AD3 AD3 AD3 AD3 CH1 Bit 0 AD2 AD2 AD2 AD2 CH0 Module Name A/D converter
Legend: WDT: Watchdog timer TPC: Programmable timing pattern controller SCI: Serial communication interface Notes: 1. Writing to bits 5 to 2 of BCR is prohibited. 2. For the procedure for writing to TCSR, TCNT, and RSTCSR, see section 11.2.4, Notes on Register Rewriting. 3. The address depends on the output trigger setting.
Rev.4.00 Aug. 20, 2007 Page 538 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
B.2
Functions
Register acronym Register name Address to which the register is mapped Name of on-chip supporting module
TSTRTimer Start Register
H'60
ITU (all channels)
Bit numbers
Bit 7 6 5 4 STR4 0 R/W 3 STR3 0 R/W 2 STR2 0 R/W 1 STR1 0 R/W 0 STR0 0 R/W
Initial bit values
Initial value Read/Write 1
1
1
Names of the bits. Dashes (--) indicate reserved bits.
Possible types of access R W Read only Write only
Counter start 0 0 TCNT0 is halted 1 TCNT0 is counting Counter start 1 0 TCNT1 is halted 1 TCNT1 is counting Counter start 2 0 TCNT2 is halted 1 TCNT2 is counting Counter start 3 0 TCNT3 is halted 1 TCNT3 is counting Counter start 4 0 TCNT4 is halted 1 TCNT4 is counting
R/W Read and write
Full name of bit
Descriptions of bit settings
Rev.4.00 Aug. 20, 2007 Page 539 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
P4DDR--Port 4 Data Direction Register
Bit 7 6 5 4
H'EE003
3 2 1 0
Port 4
P47DDR P46DDR P45DDR P44DDR P43DDR P42DDR P41DDR P40DDR Initial value Read/Write 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W
Port 4 input/output select 0 1 Generic input Generic output
P6DDR--Port 6 Data Direction Register
Bit 7 Initial value Read/Write 1 6 5 4
H'EE005
3 2 1 0
Port 6
P66DDR P65DDR P64DDR P63DDR P62DDR P61DDR P60DDR 0 W 0 W 0 W 0 W 0 W 0 W 0 W
Port 6 input/output select 0 1 Generic input Generic output
P8DDR--Port 8 Data Direction Register
Bit 7 Modes 1 to 4 Modes 5 to 7 Initial value Read/Write Initial value Read/Write 1 1 6 1 1 5 1 1 4
H'EE007
3 2 1
Port 8
0
P84DDR P83DDR P82DDR P81DDR P80DDR 1 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W
Port 8 input/output select 0 1 Generic input Generic output
Rev.4.00 Aug. 20, 2007 Page 540 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
P9DDR--Port 9 Data Direction Register
Bit 7 Initial value Read/Write 1 6 1 5 4
H'EE008
3 2 1 0
Port 9
P95DDR P94DDR P93DDR P92DDR P91DDR P90DDR 0 W 0 W 0 W 0 W 0 W 0 W
Port 9 input/output select 0 1 Generic input Generic output
PADDR--Port A Data Direction Register
Bit 7 6 5 4
H'EE009
3 2 1
Port A
0
PA7DDR PA6DDR PA5DDR PA4DDR PA3DDR PA2DDR PA1DDR PA0DDR Initial value Read/Write Initial value Read/Write 1 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W
Modes 3 and 4 Modes 1 and 2
Port A input/output select 0 1 Generic input Generic output
PBDDR--Port B Data Direction Register
Bit 7 6 5 4
H'EE00A
3 2 1 0
Port B
PB7DDR PB6DDR PB5DDR PB4DDR PB3DDR PB2DDR PB1DDR PB0DDR Initial value Read/Write 0 W 0 W 0 W 0 W 0 W 0 W 0 W 0 W
Port B input/output select 0 1 Generic input Generic output
Rev.4.00 Aug. 20, 2007 Page 541 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
MDCR--Mode Control Register
Bit 7 Initial value Read/Write 1 6 1 5 0 4 0 3 0
H'EE011
2 MDS2 * R 1 MDS1 * R 0
System control
MDS0 * R
Mode select 2 to 0 Bit 2 MD2 Bit 1 MD1 0 0 1 Bit 0 MD0 0 1 0 1 0 1 1 0 1 0 1 Note: * Determined by the state of the mode pins (MD2 to MD0). Mode 1 Mode 2 Mode 3 Mode 4 Mode 5 Mode 6 Mode 7 Operating Mode
Rev.4.00 Aug. 20, 2007 Page 542 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SYSCR--System Control Register
Bit 7 SSBY Initial value Read/Write 0 R/W 6 STS2 0 R/W 5 STS1 0 R/W 4 STS0 0 R/W 3 UE 1 R/W 2
H'EE012
1 SSOE 0 R/W 0 RAME 1 R/W NMIEG 0 R/W
System control
RAM enable On-chip RAM is disabled 0 On-chip RAM is enabled 1 Software standby output port enable In software standby mode, all address bus and bus control signals are highimpedance In software standby mode, address bus retains output state and bus control signals are fixed high
0
1
NMI edge select An interrupt is requested at the falling edge of NMI 0 An interrupt is requested at the rising edge of NMI 1 User bit enable 0 1 Standby timer select 2 to 0 Bit 6 STS2 0 1 0 1 1 Software standby 0 1 SLEEP instruction causes transition to sleep mode SLEEP instruction causes transition to software standby mode Bit 5 STS1 0 Bit 4 STS0 0 1 0 1 0 1 0 1 Standby Timer Waiting Time = 8,192 states Waiting Time = 16,384 states Waiting Time = 32,768 states Waiting Time = 65,536 states Waiting Time = 131,072 states Waiting Time = 26,2144 states Waiting Time = 1,024 states Illegal setting CCR bit 6 (UI) is used as an interrupt mask bit CCR bit 6 (UI) is used as a user bit
Rev.4.00 Aug. 20, 2007 Page 543 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
BRCR--Bus Release Control Register
Bit 7 A23E Modes 1 and 2 Modes 3 and 4 Initial value Read/Write Initial value Read/Write 1 1 R/W 6 A22E 1 1 R/W 5 A21E 1 1 R/W 4 A20E 1 0
H'EE013
3 1 1 2 1 1 1 1 1
Bus controller
0 BRLE 0 R/W 0 R/W
Address 23 to 20 enable 0 1 Address output Other input/output
Bus release enable 0 The bus cannot be released to an external device The bus can be released to an external device
1
ISCR--IRQ Sense Control Register
Bit 7 Initial value Read/Write 0 R/W 6 0 R/W 5 4 3
H'EE014
2 1
Interrupt Controller
0
IRQ5SC IRQ4SC IRQ3SC IRQ2SC IRQ1SC IRQ0SC 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W
IRQ5 to IRQ0 sense control 0 1 Interrupts are requested when IRQ5 to IRQ0 are low Interrupts are requested by falling-edge input at IRQ5 to IRQ0
Rev.4.00 Aug. 20, 2007 Page 544 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
IER--IRQ Enable Register
Bit 7 Initial value Read/Write 0 R/W 6 0 R/W 5 IRQ5E 0 R/W 4 IRQ4E 0 R/W
H'EE015
3 IRQ3E 0 R/W 2 IRQ2E 0 R/W
Interrupt Controller
1 IRQ1E 0 R/W 0 IRQ0E 0 R/W
IRQ5 to IRQ0 enable 0 1 IRQ5 to IRQ0 interrupts are disabled IRQ5 to IRQ0 interrupts are enabled
ISR--IRQ Status Register
Bit 7 Initial value Read/Write 0 6 0 5 IRQ5F 0 R/(W)* 4 IRQ4F 0 R/(W)* 3
H'EE016
2 IRQ2F 0 R/(W)* 1 IRQ1F 0 R/(W)*
Interrupt Controller
0 IRQ0F 0 R/(W)*
IRQ3F 0 R/(W)*
IRQ5 to IRQ0 flags Bits 5 to 0 IRQ5F to IRQ0F Setting and Clearing Conditions [Clearing conditions] * Read IRQnF when IRQnF = 1, then write 0 in IRQnF. 0 * IRQnSC = 0, IRQn input is high, and interrupt exception handling is being carried out. * IRQnSC = 1 and IRQn interrupt exception handling is being carried out. [Setting conditions] 1 * IRQnSC = 0 and IRQn input is low. * IRQnSC = 1 and IRQn input changes from high to low. Note: n = 5 to 0 Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 545 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
IPRA--Interrupt Priority Register A
Bit 7 IPRA7 Initial value Read/Write 0 R/W 6 IPRA6 0 R/W 5 IPRA5 0 R/W 4 IPRA4 0 R/W
H'EE018
3 IPRA3 0 R/W 2 IPRA2 0 R/W 1 IPRA1 0 R/W
Interrupt Controller
0 IPRA0 0 R/W
Priority level A7 to A0 0 1 Priority level 0 (low priority) Priority level 1 (high priority)
* Interrupt sources controlled by each bit Bit IPRA Bit 7 IPRA7 IRQ0 Interrupt source Bit 6 IPRA6 IRQ1 Bit 5 IPRA5 IRQ2, IRQ3 Bit 4 IPRA4 IRQ4, IRQ5 Bit 3 IPRA3 WDT, A/D converter Bit 2 IPRA2 16-bit timer Bit 1 IPRA1 16-bit timer Bit 0 IPRA0 16-bit timer
channel 0 channel 1 channel 2
IPRB--Interrupt Priority Register B
Bit 7 IPRB7 Initial value Read/Write 0 R/W 6 IPRB6 0 R/W 5 0 R/W 4 0 R/W 3 IPRB3 0 R/W
H'EE019
2 IPRB2 0 R/W 1 0 R/W
Interrupt Controller
0 0 R/W
Priority level B7, B6, B3, and B2 0 1 Priority level 0 (low priority) Priority level 1 (high priority)
* Interrupt sources controlled by each bit Bit IPRB Bit 7 IPRB7 Bit 6 IPRB6 Bit 5 Bit 4 Bit 3 IPRB3 SCI Bit 2 IPRB2 SCI Bit 1 Bit 0
8-bit timer 8-bit timer Interrupt channels channels source 0 and 1 2 and 3
channel 0 channel 1
Rev.4.00 Aug. 20, 2007 Page 546 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
DASTCR--D/A Standby Control Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 1
H'EE01A
2 1 1 1 0 DASTE 0 R/W
D/A
D/A standby enable 0 1 D/A output is disabled in software standby mode D/A output is enabled in software standby mode (Initial value)
DIVCR--Division Control Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 1
H'EE01B
2 1 1 DIV1 0 R/W 0 DIV0 0 R/W
System control
Division ratio bits 1 and 0 Bit 1 DIV1 0 Bit 0 DIV0 0 1 1 0 1 1/1 1/2 1/4 1/8 (Initial value) Frequency Division Ratio
Rev.4.00 Aug. 20, 2007 Page 547 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
MSTCRH--Module Standby Control Register H
Bit 7 PSTOP Initial value Read/Write 0 R/W 6 1 5 1 4 1 3 1
H'EE01C
2 0 R/W 1 0
System control
MSTPH1 MSTPH0 0 R/W 0 R/W
Module standby H1 to H0 Selection bits for placing modules in standby state. Reserved bits clock stop Enables or disables clock output.
MSTCRL--Module Standby Control Register L
Bit 7 Initial value Read/Write 0 R/W 6 0 R/W 5 0 R/W 4
H'EE01D
3 2 1 0 R/W
System control
0 MSTPL0 0 R/W
MSTPL4 MSTPL3 MSTPL2 0 R/W 0 R/W 0 R/W
Module standby L4 to L2, L0 Selection bits for placing modules in standby state. Reserved bits
Rev.4.00 Aug. 20, 2007 Page 548 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
ADRCR--Address Control Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 Reserved bits 3 1
H'EE01E
2 1 1 1
Bus controller
0 ADRCTL 1 R/W Address control Selects address update mode 1 or address update mode 2.
ADRCTL 0 1
Description Address update mode 2 is selected Address update mode 1 is selected (Initial value)
CSCR--Chip Select Control Register
Bit 7 CS7E Initial value Read/Write 0 R/W 6 CS6E 0 R/W 5 CS5E 0 R/W 4 CS4E 0 R/W
H'EE01F
3 1 2 1 1 1
Bus controller
0 1
Chip select 7 to 4 enable Bit n CSnE 0 1 Output of chip select signal CSn is disabled (Initial value) Output of chip select signal CSn is enabled Description
Note: n = 7 to 4
Rev.4.00 Aug. 20, 2007 Page 549 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
ABWCR--Bus Width Control Register
Bit 7 ABW7 Modes Initial value 1 and 3 Modes Initial value 2 and 4 Read/Write 1 0 R/W 6 ABW6 1 0 R/W 5 ABW5 1 0 R/W 4 ABW4 1 0 R/W
H'EE020
3 ABW3 1 0 R/W 2 ABW2 1 0 R/W 1
Bus controller
0 ABW0 1 0 R/W
ABW1 1 0 R/W
Area 7 to 0 bus width control Bits 7 to 0 ABW7 to ABW0 0 1 Areas 7 to 0 are 16-bit access areas Areas 7 to 0 are 8-bit access areas Bus Width of Access Area
ASTCR--Access State Control Register
Bit 7 AST7 Initial value Read/Write 1 R/W 6 AST6 1 R/W 5 AST5 1 R/W 4 AST4 1 R/W
H'EE021
3 AST3 1 R/W 2 AST2 1 R/W 1 AST1 1 R/W
Bus controller
0 AST0 1 R/W
Area 7 to 0 access state control Bits 7 to 0 AST7 to AST0 0 1 Areas 7 to 0 are two-state access areas Areas 7 to 0 are three-state access areas Number of States in Access Area
Rev.4.00 Aug. 20, 2007 Page 550 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
WCRH--Wait Control Register H
Bit
7 W71 6 W70 1 R/W 5 W61 1 R/W 4 W60 1 R/W 3 W51 1 R/W
H'EE022
2 W50 1 R/W 1 W41 1 R/W 0 W40 1 R/W
Bus controller
Initial value Read/Write
1 R/W
Area 4 wait control 1 and 0 0 No program wait is inserted 0 1 1 program wait state is inserted
1
0 1
2 program wait states are inserted 3 program wait states are inserted
Area 5 wait control 1 and 0 0 No program wait is inserted 0 1 1 program wait state is inserted
1
0 1
2 program wait states are inserted 3 program wait states are inserted
Area 6 wait control 1 and 0 0 No program wait is inserted 0 1 1 program wait state is inserted
1
0 1
2 program wait states are inserted 3 program wait states are inserted
Area 7 wait control 1 and 0 0 No program wait is inserted 0 1 1 program wait state is inserted
1
0 1
2 program wait states are inserted 3 program wait states are inserted
Rev.4.00 Aug. 20, 2007 Page 551 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
WCRL--Wait Control Register L
Bit 7 W31 Initial value Read/Write 1 R/W 6 W30 1 R/W 5 W21 1 R/W 4 W20 1 R/W 3 W11 1 R/W
H'EE023
2 W10 1 R/W 1 W01 1 R/W 0 W00 1 R/W
Bus controller
Area 0 wait control 1 and 0 0 0 1 0 1 1 No program wait is inserted 1 program wait state is inserted 2 program wait states are inserted 3 program wait states are inserted
Area 1 wait control 1 and 0 0 0 1 0 1 1 No program wait is inserted 1 program wait state is inserted 2 program wait states are inserted 3 program wait states are inserted
Area 2 wait control 1 and 0 0 0 1 0 1 1 No program wait is inserted 1 program wait state is inserted 2 program wait states are inserted 3 program wait states are inserted
Area 3 wait control 1 and 0 0 0 1 0 1 1 No program wait is inserted 1 program wait state is inserted 2 program wait states are inserted 3 program wait states are inserted
Rev.4.00 Aug. 20, 2007 Page 552 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
BCR--Bus Control Register
Bit 7 ICIS1 Initial value Read/Write 1 R/W 6 ICIS0 1 R/W 5 4 3 2
H'EE024
1 RDEA 1 R/W 0 WAITE 0 R/W
Bus controller
0*1
0*1
0*1
1*2

Wait pin enable 0 1 WAIT pin wait input is disabled WAIT pin wait input is enabled
Area division unit select 0 Area divisions are as follows: Area 0: 2 Mbytes Area 1: 2 Mbytes Area 2: 8 Mbytes Area 3: 2 Mbytes 1 Area 4: 1.93 Mbytes Area 5: 4 kbytes Area 6: 23.75 kbytes Area 7: 22 bytes
Areas 0 to 7 are the same size (2 Mbytes)
Idle cycle insertion 0 0 1 No idle cycle is inserted in case of consecutive external read and write cycles Idle cycle is inserted in case of consecutive external read and write cycles
Idle cycle insertion 1 0 1 No idle cycle is inserted in case of consecutive external read cycles for different areas Idle cycle is inserted in case of consecutive external read cycles for different areas
Notes: 1. These bits can be read and written, but must not be set to 1. Normal operation cannot be guaranteed if 1 is written in these bits. 2. 0 must not be written in bit 2.
Rev.4.00 Aug. 20, 2007 Page 553 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
P4PCR--Port 4 Input Pull-Up MOS Control Register H'EE03E
Bit 7 6 5 4 3 2 1 0
Port 4
P47PCR P46PCR P45PCR P44PCR P43PCR P42PCR P41PCR P40PCR Initial value Read/Write 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W
Port 4 input pull-up MOS control 7 to 0 0 1 Input pull-up transistor is off Input pull-up transistor is on
Note: Valid when the corresponding P4DDR bit is cleared to 0 (designating generic input).
Rev.4.00 Aug. 20, 2007 Page 554 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TSTR--Timer Start Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1
H'FFF60
3 1 2 STR2 0 R/W
16-bit timer (all channels)
1 STR1 0 R/W 0 STR0 0 R/W
Reserved bits
Counter start 0 0 1 Counter start 1 0 1 Counter start 2 0 1 16TCNT2 is halted 16TCNT2 is counting (Initial value) 16TCNT1 is halted 16TCNT1 is counting (Initial value) 16TCNT0 is halted 16TCNT0 is counting (Initial value)
Rev.4.00 Aug. 20, 2007 Page 555 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TSNC--Timer Synchro Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1
H'FFF61
3 1 2
16-bit timer (all channels)
1 0
SYNC2 SYNC1 SYNC0 0 R/W 0 R/W 0 R/W
Reserved bits
Timer sync 0 0 Channel 0 timer counter (16TCNT0) operates independently (16TCNT0 presetting/clearing is independent of other channels) (Initial value) Channel 0 operates synchronously Synchronous presetting/synchronous clearing of 16TCNT0 is possible
1
Timer sync 1 0 Channel 1 timer counter (16TCNT1) operates independently (16TCNT1 presetting/clearing is independent of other channels) (Initial value) Channel 1 operates synchronously Synchronous presetting/synchronous clearing of 16TCNT1 is possible
1
Timer sync 2 0 Channel 2 timer counter (16TCNT2) operates independently (16TCNT2 presetting/clearing is independent of other channels) (Initial value) Channel 2 operates synchronously Synchronous presetting/synchronous clearing of 16TCNT2 is possible
1
Rev.4.00 Aug. 20, 2007 Page 556 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TMDR--Timer Mode Register
Bit 7 Initial value Read/Write 1 6 MDF 0 R/W 5 FDIR 0 R/W 4 1
H'FFF62
3 1 2
16-bit timer (all channels)
1 PWM1 0 R/W 0 PWM0 0 R/W
PWM2 0 R/W
PWM mode 0 0 1 Channel 0 operates normally (Initial value)
Channel 0 operates in PWM mode
PWM mode 1 0 1 Channel 1 operates normally (Initial value)
Channel 1 operates in PWM mode
PWM mode 2 0 1 Channel 2 operates normally (Initial value)
Channel 2 operates in PWM mode
Flag direction 0 1 OVF is set to 1 in TISRC when 16TCNT2 overflows or underflows (Initial value) OVF is set to 1 in TISRC when 16TCNT2 overflows
Phase counting mode 0 1 Channel 2 operates normally (Initial value)
Channel 2 operates in phase counting mode
Rev.4.00 Aug. 20, 2007 Page 557 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TOLR--Timer Output Level Setting Register
Bit 7 Initial value Read/Write 1 6 1 5 TOB2 0 W 4 TOA2 0 W
H'FFF63
3 TOB1 0 W 2
16-bit timer (all channels)
1 TOB0 0 W 0 TOA0 0 W
TOA1 0 W
Output level setting A0 0 1 TIOCA0 is 0 TIOCA0 is 1 (Initial value)
Output level setting B0 0 1 TIOCB0 is 0 TIOCB0 is 1 (Initial value)
Output level setting A1 0 1 TIOCA1 is 0 TIOCA1 is 1 (Initial value)
Output level setting B1 0 1 TIOCB1 is 0 TIOCB1 is 1 (Initial value)
Output level setting A2 0 1 TIOCA2 is 0 TIOCA2 is 1 (Initial value)
Output level setting B2 0 1 TIOCB2 is 0 TIOCB2 is 1 (Initial value)
Rev.4.00 Aug. 20, 2007 Page 558 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TISRA--Timer Interrupt Status Register A
Bit: 7 Initial value: Read/Write: 1 6 5 4 3 1
H'FFF64
2 1
16-bit timer (all channels)
0
IMIEA2 IMIEA1 IMIEA0 0 R/W 0 R/W 0 R/W
IMFA2 IMFA1 IMFA0 0 0 0 R/(W)* R/(W)* R/(W)*
Input capture/compare match flag A0 0 [Clearing conditions] Read IMFA0 when IMFA0 = 1, then write 0 in IMFA0 [Setting conditions] 1 * 16TCNT0 = GRA0 when GRA0 functions as an output compare register. * 16TCNT0 value is transferred to GRA0 by an input capture signal when GRA0 functions as an input capture register. Input capture/compare match flag A1 0 [Clearing conditions] Read IMFA1 when IMFA1 = 1, then write 0 in IMFA1 [Setting conditions] 1 * 16TCNT1 = GRA1 when GRA1 functions as an output compare register. * 16TCNT1 value is transferred to GRA1 by an input capture signal when GRA1 functions as an input capture register. Input capture/compare match flag A2 0 [Clearing conditions] Read IMFA2 when IMFA 2 = 1, then write 0 in IMFA2 [Setting conditions] 1 * 16TCNT2 = GRA2 when GRA2 functions as an output compare register. * 16TCNT2 value is transferred to GRA2 by an input capture signal when GRA2 functions as an input capture register. Input capture/compare match interrupt enable A0 0 IMIA0 interrupt requested by IMFA0 flag is disabled 1 IMIA0 interrupt requested by IMFA0 is enabled (Initial value) (Initial value) (Initial value) (Initial value)
(Initial value)
Input capture/compare match interrupt enable A1 0 IMIA1 interrupt requested by IMFA1 flag is disabled 1 IMIA1 interrupt requested by IMFA1 is enabled
Input capture/compare match interrupt enable A2 0 IMIA2 interrupt requested by IMFA2 flag is disabled 1 IMIA2 interrupt requested by IMFA2 is enabled
(Initial value)
Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 559 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TISRB--Timer Interrupt Status Register B
Bit: 7 Initial value: Read/Write: 1 6 5 4 3 1
H'FFF65
2 1
16-bit timer (all channels)
0
IMIEB2 IMIEB1 IMIEB0 0 R/W 0 R/W 0 R/W
IMFB2 IMFB1 IMFB0 0 0 0 R/(W)* R/(W)* R/(W)*
Input capture/compare match flag B0 0 1 [Clearing condition] Read IMFB0 when IMFB0 = 1, then write 0 in IMFB0. (Initial value)
[Setting conditions] 16TCNT0 = GRB0 when GRB0 functions as an output compare register. 16TCNT0 value is transferred to GRB0 by an input capture signal when GRB0 functions as an input capture register.
Input capture/compare match flag B1 0 1 [Clearing condition] Read IMFB1 when IMFB1 = 1, then write 0 in IMFB1. (Initial value)
[Setting conditions] * 16TCNT1 = GRB1 when GRB1 functions as an output compare register. * 16TCNT1 value is transferred to GRB1 by an input capture signal when GRB1 functions as an input capture register.
Input capture/compare match flag B2 0 [Clearing condition] Read IMFB2 when IMFB2 = 1, then write 0 in IMFB2. (Initial value)
1
[Setting conditions] * 16TCNT2 = GRB2 when GRB2 functions as an output compare register. * 16TCNT2 value is transferred to GRB2 by an input capture signal when GRB2 functions as an input capture register.
Input capture/compare match interrupt enable B0 0 1 IMIB0 interrupt requested by IMFB0 flag is disabled IMIB0 interrupt requested by IMFB0 is enabled (Initial value)
Input capture/compare match interrupt enable B1 0 1 IMIB1 interrupt requested by IMFB1 flag is disabled IMIB1 interrupt requested by IMFB1 is enabled (Initial value)
Input capture/compare match interrupt enable B2 0 1 IMIB2 interrupt requested by IMFB2 flag is disabled IMIB2 interrupt requested by IMFB2 is enabled (Initial value)
Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 560 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TISRC--Timer Interrupt Status Register C
Bit: 7
H'FFF66
4 3
16-bit timer (all channels)
1 0
6
5
2
OVIE2 OVIE1 OVIE0 0 R/W 0 R/W 0 R/W
OVF2 OVF1 OVF0 0 0 0 R/(W)* R/(W)* R/(W)*
Initial value: Read/Write:
1
1
Overflow flag 0 0 1 [Clearing condition] Read OVF0 when OVF0 = 1, then write 0 in OVF0. [Setting condition] 16TCNT0 overflowed from H'FFFF to H'0000. (Initial value)
Overflow flag 1 0 1 [Clearing condition] Read OVF1 when OVF1 = 1, then write 0 in OVF1. [Setting condition] 16TCNT1 overflowed from H'FFFF to H'0000. (Initial value)
Overflow flag 2 0 [Clearing condition] Read OVF2 when OVF2 = 1, then write 0 in OVF2. (Initial value)
1
[Setting condition] 16TCNT2 overflowed from H'FFFF to H'0000, or underflowed from H'0000 to H'FFFF.
Overflow interrupt enable 0 OVI0 interrupt requested by OVF0 flag is disabled 0 1 OVI0 interrupt requested by OVF0 flag is enabled
(Initial value)
Overflow interrupt enable 1 OVI1 interrupt requested by OVF1 flag is disabled 0 1 OVI1 interrupt requested by OVF1 flag is enabled
(Initial value)
Overflow interrupt enable 2 OVI2 interrupt requested by OVF2 flag is disabled 0 1 OVI2 interrupt requested by OVF2 flag is enabled
(Initial value)
Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 561 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
16TCR0--Timer Control Register 0
Bit 7 Initial value Read/Write 1 6 CCLR1 0 R/W 5 CCLR0 0 R/W 4 CKEG1 0 R/W 3
H'FFF68
2 TPSC2 0 R/W 1
16-bit timer channel 0
0 TPSC0 0 R/W
CKEG0 0 R/W
TPSC1 0 R/W
Timer prescaler 2 to 0 Bit 2 Bit 1 Bit 0
TPSC2 TPSC1 TPSC0
Description Internal clock : Internal clock : / 2 Internal clock : / 4 Internal clock : / 8 External clock A : TCLKA input External clock B : TCLKB input External clock C : TCLKC input External clock D : TCLKD input (Initial value)
0 0 1 0 1 1
0 1 0 1 0 1 0 1
Clock edge 1 and 0 Bit 4 Bit 3
CKEG CKEG0
Description Rising edges counted Falling edges counted Both edges counted (Initial value)
0 0 1
0 1
Counter clear 1 and 0 Bit 6 Bit 5
CCLR1 CCLR0
Description (Initial value) 16TCNT is not cleared 16TCNT is cleared by GRA compare match or input capture 16TCNT is cleared by GRB compare match or input capture Synchronous clear : 16TCNT is cleared in synchronization with other synchronized timers
0 1
0 1 0 1
Rev.4.00 Aug. 20, 2007 Page 562 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TIOR0--Timer I/O Control Register 0
Bit: 7 Initial value: Read/Write: 1 6 IOB2 0 R/W 5 IOB1 0 R/W 4 IOB0 0 R/W 3 1
H'FFF69
2 IOA2 0 R/W 1 IOA1 0 R/W 0
16-bit timer channel 0
IOA0 0 R/W
I / O control A2 to A0 Bit 1 Bit 0 Bit 2
IOA2 IOA1 IOA0
Description GRA is an output compare register No output at compare match (Initial value) 0 output at GRA compare match 1 output at GRA compare match Output toggles at GRA compare match (1 output on channel 2) GRA captures rising edges of input GRA captures falling edges of input GRB captures both edges of input
0 0 1 0 1 1
0 1 0 1 0 1 0 1
GRA is an input capture register
I / O control B2 to B0 Bit 5 Bit 4 Bit 6
IOB2 IOB1 IOB0
Description GRB is an output compare register No output at compare match (Initial value) 0 output at GRB compare match 1 output at GRB compare match Output toggles at GRB compare match (1 output on channel 2) GRB captures rising edges of input GRB captures falling edges of input GRB captures both edges of input
0 0 1 0 1 1
0 1 0 1 0 1 0 1
GRB is an input capture register
Rev.4.00 Aug. 20, 2007 Page 563 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
16TCNT0 H/L--Timer Counter 0 H/L
Bit 15 14 13 12 11 10 9
H'FFF6A, H'FFF6B
8 7 6 5 4
16-bit timer channel 0
3 2 1 0
Initial value Read/Write
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Up-counter
GRA0 H/L--General Register A0 H/L
Bit 15 14 13 12 11 10 9
H'FFF6C, H'FFF6D
8 7 6 5 4
16-bit timer channel 0
3 2 1 0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Output compare or input capture register
GRB0 H/L--General Register B0 H/L
Bit 15 14 13 12 11 10 9
H'FFF6E, H'FFF6F
8 7 6 5 4
16-bit timer channel 0
3 2 1 0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Output compare or input capture register
Rev.4.00 Aug. 20, 2007 Page 564 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
16TCR1 Timer Control Register 1
Bit 7 Initial value Read/Write 1 6 5
H'FFF70
4 3 2
16-bit timer channel 1
1 0
CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
TIOR1--Timer I/O Control Register 1
Bit 7 Initial value Read/Write 1 6 IOB2 0 R/W 5 IOB1 0 R/W
H'FFF71
4 IOB0 0 R/W 3 1 2 IOA2 0 R/W
16-bit timer channel 1
1 IOA1 0 R/W 0 IOA0 0 R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
16TCNT1 H/L--Timer Counter 1 H/L
Bit 15 14 13 12 11 10 9
H'FFF72, H'FFF73
8 7 6 5 4
16-bit timer channel 1
3 2 1 0
Initial value Read/Write
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
Rev.4.00 Aug. 20, 2007 Page 565 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
GRA1 H/L--General Register A1 H/L
Bit 15 14 13 12 11 10 9
H'FFF74, H'FFF75
8 7 6 5 4
16-bit timer channel 1
3 2 1 0
Initial value Read/Write
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
GRB1 H/L--General Register B1 H/L
Bit 15 14 13 12 11 10 9
H'FFF76, H'FFF77
8 7 6 5 4
16-bit timer channel 1
3 2 1 0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
16TCR2--Timer Control Register 2
Bit 7 Initial value Read/Write 1 6 5
H'FFF78
4 3 2
16-bit timer channel 2
1 0
CCLR1 CCLR0 CKEG1 CKEG0 TPSC2 TPSC1 TPSC0 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W 0 R/W
Notes: 1. Bit functions are the same as for 16-bit timer channel 0. 2. When phase counting mode is selected in channel 2, the settings of bits CKEG1 and CKEG0 and TPSC2 to TPSC0 in 16TCR2 are ignored.
Rev.4.00 Aug. 20, 2007 Page 566 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TIOR2--Timer I/O Control Register 2
Bit 7 Initial value Read/Write 1 6 IOB2 0 R/W 5 IOB1 0 R/W
H'FFF79
4 IOB0 0 R/W 3 1 2 IOA2 0 R/W
16-bit timer channel 2
1 IOA1 0 R/W 0 IOA0 0 R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
16TCNT2 H/L--Timer Counter 2 H/L
Bit 15 14 13 12 11 10 9
H'FFF7A, H'FFF7B
8 7 6 5 4
16-bit timer channel 2
3 2 1 0
Initial value Read/Write
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Phase counting mode : Other mode :
up/down-counter up-counter
GRA2 H/L--General Register A2 H/L
Bit 15 14 13 12 11 10 9
H'FFF7C, H'FFF7D
8 7 6 5 4
16-bit timer channel 2
3 2 1 0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
GRB2 H/L--General Register B2 H/L
Bit 15 14 13 12 11 10 9
H'FFF7E, H'FFF7F
8 7 6 5 4
16-bit timer channel 2
3 2 1 0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Note: Bit functions are the same as for 16-bit timer channel 0.
Rev.4.00 Aug. 20, 2007 Page 567 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
8TCR0--Timer Control Register 0 8TCR1--Timer Control Register 1
Bit 7 CMIEB Initial value Read/Write 0 R/W 6 CMIEA 0 R/W 5 OVIE 0 R/W 4 CCLR1 0 R/W 3 CCLR0 0 R/W
H'FFF80 H'FFF81
2 CKS2 0 R/W 1 CKS1 0 R/W 0
8-bit timer channel 0 8-bit timer channel 1
CKS0 0 R/W
Clock select 2 to 0 0 0 0 1 1 1 0 Clock input is disabled Internal clock: counted on rising edge of /8 Internal clock: counted on rising edge of /64 Internal clock: counted on rising edge of /8192 Channel 0: Count on 8TCNT1 overflow signal* Channel 1: Count on 8TCNT0 compare match A* External clock: counted on falling edge External clock: counted on rising edge External clock: counted on both rising and falling edges
0 1
0
1 0 1 1
Note: * If the clock input of channel 0 is the 8TCNT1 overflow signal and that of channel 1 is the 8TCNT0 compare match signal, no incrementing clock is generated. Do not use this setting. Counter clear 1 and 0 0 0 1 1 0 1 Clearing is disabled Cleared by compare match A Cleared by compare match B/input capture B Cleared by input capture B
Timer overflow interrupt enable 0 1 OVI interrupt requested by OVF is disabled OVI interrupt requested by OVF is enabled
Compare match interrupt enable A 0 1 CMIA interrupt requested by CMFA is disabled CMIA interrupt requested by CMFA is enabled
Compare match interrupt enable B 0 1 CMIB interrupt requested by CMFB is disabled CMIB interrupt requested by CMFB is enabled
Rev.4.00 Aug. 20, 2007 Page 568 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
8TCSR0--Timer Control/Status Register 0
Bit 7 CMFB Initial value Read/Write 0 R/(W)*1 6 CMFA 0 R/(W)*1 5 OVF 0 R/(W)*1 4 ADTE 0 R/W 3 OIS3 0 R/W 2 OIS2 0 R/W
H'FFF82
1 OS1 0 R/W 0 OS0 0 R/W
8-bit timer channel 0
Output select A1 and A0 Bit 1 Bit 0 Description
OS1 OS0
0
0 1 0
No change at compare match A 0 output at compare match A 1 output at compare match A Output toggles at compare match A
1 1
Output/input capture edge select B3 and B2 ICE in Bit 3 8TCSR1 OIS3 0 0 1 1 0 0 1 1 A/D trigger enable Bit 4 TRGE*2 ADTE 0 0 1 0 1 1 Description A/D converter start requests by compare match A or an external trigger are disabled A/D converter start requests by compare match A or an external trigger are disabled A/D converter start requests by an external trigger are enabled, and A/D converter start requests by compare match A are disabled A/D converter start requests by compare match A are enabled, and A/D converter start requests by an external trigger are disabled 1 0 1 Bit 2
OIS2
Description No change at compare match B 0 output at compare match B 1 output at compare match B Output toggles at compare match B TCORB input capture on rising edge TCORB input capture on falling edge TCORB input capture on both rising and falling edges
0 1 0
Note: 2. TRGE is bit 7 of the A/D control register (ADCR). Timer overflow flag 0 1 [Clearing condition] Read OVF when OVF = 1, then write 0 in OVF. [Setting condition] 8TCNT overflows from H'FF to H'00.
Compare match flag A 0 1 [Clearing condition] Read CMFA when CMFA = 1, then write 0 in CMFA. [Setting condition] 8TCNT = TCORA
Compare match/input capture flag B 0 [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB. [Setting conditions] * 8TCNT = TCORB * The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register.
1
Note: 1. Only 0 can be written to bits 7 to 5 to clear these flags.
Rev.4.00 Aug. 20, 2007 Page 569 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
8TCSR1--Timer Control/Status Register 1
Bit 7 CMFB Initial value Read/Write 0 R/(W)* 6 CMFA 0 R/(W)* 5 OVF 0 R/(W)* 4 ICE 0 R/W 3 OIS3 0 R/W
H'FFF83
2 OIS2 0 R/W 1 OS1 0 R/W 0 OS0 0 R/W
8-bit timer channel 1
Output select A1 and A0 Bit 1 Bit 0 Description
OS1 OS0
0
0 1 0
No change at compare match A 0 output at compare match A 1 output at compare match A Output toggles at compare match A
1 1
Output/input capture edge select B3 and B2
ICE in Bit 3 8TCSR1 OIS3
Bit 2
OIS2
Description No change at compare match B 0 output at compare match B 1 output at compare match B Output toggles at compare match B TCORB input capture on rising edge TCORB input capture on falling edge TCORB input capture on both rising and falling edges
0 0 1
0 1 0 1 0
0 1 1 Input capture enable 0 1 1 0 1
TCORB is a compare match register TCORB is an input capture register
Timer overflow flag 0 1 [Clearing condition] Read OVF when OVF = 1, then write 0 in OVF. [Setting condition] 8TCNT overflows from H'FF to H'00.
Compare match flag A 0 1 [Clearing condition] Read CMFA when CMFA = 1, then write 0 in CMFA. [Setting condition] 8TCNT = TCORA
Compare match/input capture flag B 0 [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB. [Setting conditions] * 8TCNT = TCORB * The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register.
1
Note: * Only 0 can be written to bits 7 to 5 to clear these flags.
Rev.4.00 Aug. 20, 2007 Page 570 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TCORA0--Time Constant Register A0 TCORA1--Time Constant Register A1
TCORA0 Bit 15 14 13 12 11 10 9 8 7
H'FFF84 H'FFF85
8-bit timer channel 0 8-bit timer channel 1
TCORA1
6
5
4
3
2
1
0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
TCORB0--Time Constant Register B0 TCORB1--Time Constant Register B1
TCORB0 Bit 15 14 13 12 11 10 9 8 7
H'FFF86 H'FFF87
8-bit timer channel 0 8-bit timer channel 1
TCORB1
6
5
4
3
2
1
0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
8TCNT0--Timer Counter 0 8TCNT1--Timer Counter 1
8TCNT0 Bit 15 14 13 12 11 10 9 8 7
H'FFF88 H'FFF89
8-bit timer channel 0 8-bit timer channel 1
8TCNT1
6
5
4
3
2
1
0
Initial value Read/Write
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Rev.4.00 Aug. 20, 2007 Page 571 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TCSR--Timer Control/Status Register
Bit 7 OVF Initial value Read/Write 0 R/(W)* 6 WT/IT 0 R/W 5 TME 0 R/W 4 1
H'FFF8C
3 1 2 CKS2 0 R/W 1 CKS1 0 R/W
WDT
0 CKS0 0 R/W
Clock select 2 to 0 CKS2 CKS1 CKS0 0 0 0 1 1 0 1 0 0 1 1 Timer enable 0 Timer disabled: TCNT is initialized to H'00 and halted Timer enabled: 1 Timer mode select 0 Interval timer: requests interval timer interrupts Watchdog timer: generates a reset signal TCNT starts counting up 1 0 1 Description /2 /32 /64 /128 /256 /512 /2048 /4096
1 Overflow flag 0 1
[Clearing condition] Read OVF when OVF = 1, then write 0 in OVF [Setting condition] TCNT changes from H'FF to H'00
Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 572 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TCNT--Timer Counter
Bit 7 6 5
H'FFF8D (read), H'FFF8C (write)
4 3 2 1 0
WDT
Initial value Read/Write
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
Count value
RSTCSR--Reset Control/Status Register
Bit 7 WRST Initial value Read/Write 0 R/(W)* 6 RSTOE 0 R/W 5 1
H'FFF8F (read), H'FFF8E (write)
4 1 3 1 2 1 1 1 0 1
WDT
Reset output enable 0 1 External output of reset signal is disabled External output of reset signal is enabled
Watchdog timer reset 0 [Clearing conditions] * Reset signal at RES pin * Read WRST when WRST = 1, then write 0 in WRST [Setting condition] 1 TCNT overflow generates a reset signal during watchdog timer operation
Note: * Only 0 can be written in bit 7 to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 573 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
8TCR2--Timer Control Register 2 8TCR3--Timer Control Register 3
Bit 7 CMIEB Initial value Read/Write 0 R/W 6 CMIEA 0 R/W 5 OVIE 0 R/W 4 CCLR1 0 R/W 3 CCLR0 0 R/W
H'FFF90 H'FFF91
2 CKS2 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W
8-bit timer channel 2 8-bit timer channel 3
Clock select 2 to 0 CSK2 CSK1 CSK0 0 0 1 0 0 1 1 Description Clock input is disabled Internal clock: counted on rising edge of /8 Internal clock: counted on rising edge of /64 Internal clock: counted on rising edge of /8192 Channel 2: Count on 8TCNT3 overflow signal* Channel 3: Count on 8TCNT2 compare match A* External clock: counted on falling edge External clock: counted on rising edge External clock: counted on both rising and falling edges
0 1 1
0
1 0 1
Note: * If the clock input of channel 2 is the 8TCNT3 overflow signal and that of channel 3 is the 8TCNT2 compare match signal, no incrementing clock is generated. Do not use this setting. Counter clear 1 and 0 0 0 1 0 1 Clearing is disabled Cleared by compare match A Cleared by compare match B/input capture B Cleared by input capture B
1
Timer overflow interrupt enable 0 1 OVI interrupt requested by OVF is disabled OVI interrupt requested by OVF is enabled
Compare match interrupt enable A 0 1 CMIA interrupt requested by CMFA is disabled CMIA interrupt requested by CMFA is enabled
Compare match interrupt enable B 0 1 CMIB interrupt requested by CMFB is disabled CMIB interrupt requested by CMFB is enabled
Rev.4.00 Aug. 20, 2007 Page 574 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
8TCSR2--Timer Control/Status Register 2 8TCSR3--Timer Control/Status Register 3
8TCSR2 Bit 7 CMFB Initial value Read/Write 8TCSR3 Bit 0 R/(W)* 7 CMFB Initial value Read/Write 0 R/(W)* 6 CMFA 0 R/(W)* 6 CMFA 0 R/(W)* 5 OVF 0 R/(W)* 5 OVF 0 R/(W)* 4 1 4 ICE 0 R/W 3 OIS3 0 R/W 3 OIS3 0 R/W
H'FFF92 H'FFF93
2 OIS2 0 R/W 2 OIS2 0 R/W 1 OS1 0 R/W 1 OS1 0 R/W 0 OS0 0 R/W 0 OS0 0 R/W
8-bit timer channel 2 8-bit timer channel 3
Output select A1 and A0 Bit 1 Bit 0 Description
OS1 OS0
0
0 1 0
No change at compare match A 0 output at compare match A 1 output at compare match A Output toggles at compare match A
1 1
Output/input capture edge select B3 and B2 ICE in Bit 3 8TCSR3 OIS3 0 0 1 1 0 0 1 1 1 0 Bit 2
OIS2
Description No change at compare match B 0 output at compare match B 1 output at compare match B Output toggles at compare match B TCORB input capture on rising edge TCORB input capture on falling edge TCORB input capture on both rising and falling edges
0 1 0
Input capture enable 0 1 TCORB is a compare match register TCORB is an input capture register
Timer overflow flag 0 1 [Clearing condition] Read OVF when OVF = 1, then write 0 in OVF. [Setting condition] 8TCNT overflows from H'FF to H'00.
Compare match flag A 0 1 [Clearing condition] Read CMFA when CMFA = 1, then write 0 in CMFA. [Setting condition] 8TCNT = TCORA
Compare match/input capture flag B 0 [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB. [Setting conditions] * 8TCNT = TCORB * The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register.
1
Note: * Only 0 can be written to bits 7 to 5 to clear these flags.
Rev.4.00 Aug. 20, 2007 Page 575 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TCORA2--Time Constant Register A2 TCORA3--Time Constant Register A3
TCORA2 Bit 15 14 13 12 11 10 9 8 7
H'FFF94 H'FFF95
8-bit timer channel 2 8-bit timer channel 3
TCORA3
6
5
4
3
2
1
0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
TCORB2--Time Constant Register B2 TCORB3--Time Constant Register B3
TCORB2 Bit 15 14 13 12 11 10 9 8 7
H'FFF96 H'FFF97
8-bit timer channel 2 8-bit timer channel 3
TCORB3
6
5
4
3
2
1
0
Initial value Read/Write
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
8TCNT2--Timer Counter 2 8TCNT3--Timer Counter 3
8TCNT2 Bit 15 14 13 12 11 10 9 8 7
H'FFF98 H'FFF99
8-bit timer channel 2 8-bit timer channel 3
8TCNT3
6
5
4
3
2
1
0
Initial value Read/Write
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
DADR0--D/A Data Register 0
Bit 7 6 5 4
H'FFF9C
3 2 1 0
D/A
Initial value Read/Write
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
D/A conversion data
Rev.4.00 Aug. 20, 2007 Page 576 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
DADR1--D/A Data Register 1
Bit 7 6 5 4
H'FFF9D
3 2 1 0
D/A
Initial value Read/Write
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
0 R/W
D/A conversion data
Rev.4.00 Aug. 20, 2007 Page 577 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
DACR--D/A Control Register
Bit 7 DAOE1 Initial value Read/Write 0 R/W 6 DAOE0 0 R/W 5 DAE 0 R/W 4 1 3 1
H'FFF9E
2 1 1 1 0 1
D/A
D/A enable Bit 7 DAOE1 0 Bit 6 DAOE0 0 Bit 5 Description DAE D/A conversion is disabled in channels 0 and 1 D/A conversion is enabled in channel 0 0 1 0 D/A conversion is disabled in channel 1 0 1 1 D/A conversion is enabled in channels 0 and 1 D/A conversion is disabled in channel 0 D/A conversion is enabled in channel 1 1 0 1 D/A conversion is enabled in channels 0 and 1 D/A conversion is enabled in channels 0 and 1
1
0
0
1
1
D/A output enable 0 0 1 DA0 analog output is disabled Channel-0 D/A conversion and DA0 analog output are enabled
D/A output enable 1 0 1 DA1 analog output is disabled Channel-1 D/A conversion and DA1 analog output are enabled
Rev.4.00 Aug. 20, 2007 Page 578 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TPMR--TPC Output Mode Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 G3NOV 0 R/W 2 G2NOV 0 R/W
H'FFFA0
1 G1NOV 0 R/W 0 G0NOV 0 R/W
TPC
Group 0 non-overlap 0 Normal TPC output in group 0. Output values change at compare match A in the selected 16-bit timer channel Non-overlapping TPC output in group 0, controlled by compare match A and B in the selected 16-bit timer channel
1
Group 1 non-overlap 0 1 Normal TPC output in group 1. Output values change at compare match A in the selected 16-bit timer channel Non-overlapping TPC output in group 1, controlled by compare match A and B in the selected 16-bit timer channel
Group 2 non-overlap 0 1 Normal TPC output in group 2. Output values change at compare match A in the selected 16-bit timer channel Non-overlapping TPC output in group 2, controlled by compare match A and B in the selected 16-bit timer channel
Group 3 non-overlap 0 1 Normal TPC output in group 3. Output values change at compare match A in the selected 16-bit timer channel Non-overlapping TPC output in group 3, controlled by compare match A and B in the selected 16-bit timer channel
Rev.4.00 Aug. 20, 2007 Page 579 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TPCR--TPC Output Control Register
Bit 7 G3CMS1 Initial value Read/Write 1 R/W 6 G3CMS0 1 R/W 5 G2CMS1 1 R/W 4 G2CMS0 1 R/W 3 G1CMS1 1 R/W 2 G1CMS0 1 R/W
H'FFFA1
1 G0CMS1 1 R/W 0 G0CMS0 1 R/W
TPC
Group 0 compare match select 1 and 0 Bit 1 Bit 0 G0CMS1 G0CMS0 0 0 1 1 0 1 16-Bit Timer Channel Selected as Output Trigger TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 0 TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 1 TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 2
Group 1 compare match select 1 and 0 Bit 3 Bit 2 G1CMS1 G1CMS0 0 0 1 1 0 1 Group 2 compare match select 1 and 0 Bit 5 Bit 4 0 1 0 1 G2CMS1 G2CMS0 0 1 16-Bit Timer Channel Selected as Output Trigger TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 0 TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 1 TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 2 16-Bit Timer Channel Selected as Output Trigger TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 0 TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 1 TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 2
Group 3 compare match select 1 and 0 Bit 7 Bit 6 0 1 0 1 G3CMS1 G3CMS0 0 1 16-Bit Timer Channel Selected as Output Trigger TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 0 TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 1 TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 2
Rev.4.00 Aug. 20, 2007 Page 580 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
NDERB--Next Data Enable Register B
Bit 7 NDER15 Initial value Read/Write 0 R/W 6 NDER14 0 R/W 5 NDER13 0 R/W 4 NDER12 0 R/W
H'FFFA2
3 NDER11 0 R/W 2 NDER10 0 R/W 1 NDER9 0 R/W 0
TPC
NDER8 0 R/W
Next data enable 15 to 8 Bits 7 to 0 NDER15 to NDER8 0 Description
TPC outputs TP15 to TP8 are disabled (NDR15 to NDR8 are not transferred to PB7 to PB0) TPC outputs TP15 to TP8 are enabled (NDR15 to NDR8 are transferred to PB7 to PB0)
1
NDERA--Next Data Enable Register A
Bit 7 NDER7 Initial value Read/Write 0 R/W 6 NDER6 0 R/W 5 NDER5 0 R/W 4 NDER4 0 R/W
H'FFFA3
3 NDER3 0 R/W 2 NDER2 0 R/W 1 NDER1 0 R/W 0
TPC
NDER0 0 R/W
Next data enable 7 to 0 Bits 7 to 0 NDER7 to NDER0 0 Description
TPC outputs TP7 to TP0 are disabled (NDR7 to NDR0 are not transferred to PA7 to PA0) TPC outputs TP7 to TP0 are enabled (NDR7 to NDR0 are transferred to PA7 to PA0)
1
Rev.4.00 Aug. 20, 2007 Page 581 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
NDRB--Next Data Register B * Same trigger for TPC output groups 2 and 3 Address H'FFFA4
Bit 7 NDR15 Initial value Read/Write 0 R/W 6 NDR14 0 R/W 5 NDR13 0 R/W 4 NDR12 0 R/W 3
H'FFFA4/H'FFFA6
TPC
2 NDR10 0 R/W
1 NDR9 0 R/W
0 NDR8 0 R/W
NDR11 0 R/W
Store the next output data for TPC output group 3
Store the next output data for TPC output group 2
Address H'FFFA6
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
* Different triggers for TPC output groups 2 and 3 Address H'FFFA4
Bit 7 NDR15 Initial value Read/Write 0 R/W 6 NDR14 0 R/W 5 NDR13 0 R/W 4 NDR12 0 R/W 3 1 2 1 1 1 0 1
Store the next output data for TPC output group 3
Address H'FFFA6
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 NDR11 0 R/W 2 NDR10 0 R/W 1 NDR9 0 R/W 0 NDR8 0 R/W
Store the next output data for TPC output group 2
Rev.4.00 Aug. 20, 2007 Page 582 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
NDRA--Next Data Register A * Same trigger for TPC output groups 0 and 1 Address H'FFFA5
Bit 7 NDR7 Initial value Read/Write 0 R/W 6 NDR6 0 R/W 5 NDR5 0 R/W 4 NDR4 0 R/W
H'FFFA5/H'FFFA7
TPC
3 NDR3 0 R/W
2 NDR2 0 R/W
1 NDR1 0 R/W
0 NDR0 0 R/W
Store the next output data for TPC output group 1
Store the next output data for TPC output group 0
Address H'FFFA7
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 1 2 1 1 1 0 1
* Different triggers for TPC output groups 0 and 1 Address H'FFFA5
Bit 7 NDR7 Initial value Read/Write 0 R/W 6 NDR6 0 R/W 5 NDR5 0 R/W 4 NDR4 0 R/W 3 1 2 1 1 1 0 1
Store the next output data for TPC output group 1
Address H'FFFA7
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 NDR3 0 R/W 2 NDR2 0 R/W 1 NDR1 0 R/W 0 NDR0 0 R/W
Store the next output data for TPC output group 0
Rev.4.00 Aug. 20, 2007 Page 583 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SMR--Serial Mode Register
Bit 7 C/A Initial value Read/Write 0 R/W 6 CHR 0 R/W 5 PE 0 R/W 4 O/E 0 R/W
H'FFFB0
3 STOP 0 R/W 2 MP 0 R/W 1 CKS1 0 R/W 0 CKS0 0 R/W
SCI0
Clock select 1 and 0 Bit 1 Bit 0
CKS1 CKS0
Clock Source clock /4 clock /16 clock /64 clock
0
0 1 0
1
1
Multiprocessor mode 0 1 Multiprocessor function disabled Multiprocessor format selected
Stop bit length 0 1 Parity mode 0 1 Parity enable 0 1 Character length 0 1 8-bit data 7-bit data Parity bit is not added or checked Parity bit is added and checked Even parity Odd parity One stop bit Two stop bits
Communication mode (for serial communication interface) 0 1 Asynchronous mode Synchronous mode
GSM mode (for smart card interface) 0 1 TEND flag is set 12.5 etu* after start bit TEND flag is set 11.0 etu* after start bit
Note: * etu: Elementary time unit (time required to transmit one bit)
Rev.4.00 Aug. 20, 2007 Page 584 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
BRR--Bit Rate Register
Bit 7 6 5 4
H'FFFB1
3 2 1 0
SCI0
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
Serial communication bit rate setting
Rev.4.00 Aug. 20, 2007 Page 585 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SCR--Serial Control Register
Bit 7 TIE Initial value Read/Write 0 R/W 6 RIE 0 R/W 5 TE 0 R/W 4 RE 0 R/W 3 MPIE 0 R/W 2 TEIE 0 R/W
H'FFFB2
1 CKE1 0 R/W 0 CKE0 0 R/W
SCI0
Receive enable 0 1 Receiving is disabled Receiving is enabled
Transmit enable 0 1 Transmitting is disabled Transmitting is enabled
Clock enable 1 and 0 (for serial communication interface) Bit 1 Bit 0 Description CKE1 CKE0 Internal clock: SCK pin Asynchronous mode available for generic I/O 0 Internal clock: SCK pin Synchronous mode used for serial clock output 0 Internal clock: SCK pin Asynchronous mode used for clock output 1 Internal clock: SCK pin Synchronous mode used for serial clock output External clock: SCK pin Asynchronous mode used for clock input 0 External clock: SCK pin Synchronous mode used for serial clock input 1 External clock: SCK pin Asynchronous mode used for clock input 1 External clock: SCK pin Synchronous mode used for serial clock input Clock enable 1 and 0 (for smart card interface) SMR Bit 1 Bit 0 Description GM CKE1 CKE0 SCK pin available for generic I/O 0 0 0 SCK pin used for clock output 1 SCK pin output fixed low 0 0 SCK pin used for clock output 1 1 SCK pin output fixed high 0 1 SCK pin used for clock output 1 Transmit-end interrupt enable 0 1 Transmit-end interrupt requests (TEI) are disabled Transmit-end interrupt requests (TEI) are enabled
Multiprocessor interrupt enable 0 1 Receive interrupt enable 0 1 Receive-data-full (RXI) and receive-error (ERI) interrupt requests are disabled Receive-data-full (RXI) and receive-error (ERI) interrupt requests are enabled Multiprocessor interrupts are disabled (normal receive operation) Multiprocessor interrupts are enabled
Transmit interrupt enable 0 1 Transmit-data-empty interrupt request (TXI) is disabled Transmit-data-empty interrupt request (TXI) is enabled
Rev.4.00 Aug. 20, 2007 Page 586 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
TDR--Transmit Data Register
Bit 7 6 5 4
H'FFFB3
3 2 1 0
SCI0
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
Serial transmit data
Rev.4.00 Aug. 20, 2007 Page 587 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SSR--Serial Status Register
Bit 7 TDRE Initial value Read/Write 1 R/(W)* 6 RDRF 0 R/(W)* 5 ORER 0 R/(W)* 4 FER/ERS 0 R/(W)* 3 PER 0 R/(W)* 2 TEND 1 R
H'FFFB4
1 MPB 0 R 0 MPBT 0 R/W Multiprocessor bit transfer
SCI0
0 Multiprocessor bit value in transmit data is 0 1 Multiprocessor bit value in transmit data is 1 Multiprocessor bit Multiprocessor bit value in receive data is 1 Transmit end (for serial communication interface) 0 [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE. [Setting conditions] * Reset or transition to standby mode * TE is cleared to 0 in SCR. * TDRE is 1 when last bit of 1-byte serial character is transmitted. 0 1 Multiprocessor bit value in receive data is 0
1
Transmit end (for smart card interface) 0 [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE. [Setting conditions] * Reset or transition to standby mode * TE is cleared to 0 in SCR and FER/ERS is cleared to 0. * TDRE is 1 and FER/ERS is 0 (normal transmission) 2.5 etu* (when GM = 0) or 1.0 etu (when GM = 1) after 1-byte serial character is transmitted.
1
Note: * etu: Elementary time unit (time required to transmit one bit) Parity error 0 1 [Clearing conditions] * Reset or transition to standby mode * Read PER when PER = 1, then write 0 in PER. [Setting condition] Parity error (parity of receive data does not match parity setting of O/E bit in SMR)
Framing error (for serial communication interface) 0 1 [Clearing conditions] * Reset or transition to standby mode * Read FER when FER = 1, then write 0 in FER. [Setting condition] Framing error (stop bit is 0) [Clearing conditions] * Reset or transition to standby mode * Read ERS when ERS = 1, then write 0 in ERS. [Setting condition] A low error signal is received.
Error signal status (for smart card interface) 0 1 Overrun error 0 1 [Clearing conditions] * Reset or transition to standby mode * Read ORER when ORER = 1, then write 0 in ORER. [Setting condition] Overrun error (reception of the next serial data ends when RDRF = 1)
Receive data register full 0 1 0 1 [Clearing conditions] * Reset or transition to standby mode * Read RDRF when RDRF = 1, then write 0 in RDRF. [Setting condition] Serial data is received normally and transferred from RSR to RDR.
Transmit data register empty [Clearing condition] [Setting conditions] Read TDRE when TDRE = 1, then write 0 in TDRE. * Reset or transition to standby mode * TE is 0 in SCR. * Data is transferred from TDR to TSR, enabling new data to be written in TDR
Note: * Only 0 can be written, to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 588 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
RDR--Receive Data Register
Bit 7 6 5 4
H'FFFB5
3 2 1 0
SCI0
Initial value Read/Write
0 R
0 R
0 R
0 R
0 R
0 R
0 R
0 R
Serial receive data
SCMR--Smart Card Mode Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1 3 SDIR 0 R/W 2 SINV 0 R/W 1 1
H'FFFB6
0 SMIF 0 R/W
SCI0
Smart card interface mode select 0 1 Smart card interface function is disabled Smart card interface function is enabled (Initial value)
Smart card data invert Unmodified TDR contents are transmitted 0 Receive data is stored unmodified in RDR Inverted 1/0 logic levels of TDR contents are transmitted 1/0 logic levels of received data are inverted before storage in RDR (Initial value)
1
Smart card data transfer direction TDR contents are transmitted LSB-first 0 Receive data is stored LSB-first in RDR TDR contents are transmitted MSB-first Receive data is stored MSB-first in RDR (Initial value)
1
Rev.4.00 Aug. 20, 2007 Page 589 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SMR--Serial Mode Register
Bit 7 C/A Initial value Read/Write 0 R/W 6 CHR 0 R/W 5 PE 0 R/W 4 O/E 0 R/W
H'FFFB8
3 STOP 0 R/W 2 MP 0 R/W 1 CKS1 0 R/W 0
SCI1
CKS0 0 R/W
Note: Bit functions are the same as for SCI0.
BRR--Bit Rate Register
Bit 7 6 5 4
H'FFFB9
3 2 1 0
SCI1
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
Note: Bit functions are the same as for SCI0.
SCR--Serial Control Register
Bit 7 TIE Initial value Read/Write 0 R/W 6 RIE 0 R/W 5 TE 0 R/W 4 RE 0 R/W
H'FFFBA
3 MPIE 0 R/W 2 TEIE 0 R/W 1 CKE1 0 R/W 0
SCI1
CKE0 0 R/W
Note: Bit functions are the same as for SCI0.
TDR--Transmit Data Register
Bit 7 6 5 4
H'FFFBB
3 2 1 0
SCI1
Initial value Read/Write
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
1 R/W
Note: Bit functions are the same as for SCI0.
Rev.4.00 Aug. 20, 2007 Page 590 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
SSR--Serial Status Register
Bit 7 TDRE Initial value Read/Write 0 R/(W)* 6 RDRF 0 R/(W)* 5 ORER 0 R/(W)* 4 FER/ERS 0 R/(W)*
H'FFFBC
3 PER 0 R/(W)* 2 TEND 1 R 1 MPB 0 R
SCI1
0 MPBT 0 R/W
Notes: Bit functions are the same as for SCI0. * Only 0 can be written to clear the flag.
RDR--Receive Data Register
Bit 7 6 5 4
H'FFFBD
3 2 1 0
SCI1
Initial value Read/Write
0 R
0 R
0 R
0 R
0 R
0 R
0 R
0 R
Note: Bit functions are the same as for SCI0.
SCMR--Smart Card Mode Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 1
H'FFFBE
3 SDIR 0 R/W 2 SINV 0 R/W 1 1 0
SCI1
SMIF 0 R/W
Note: Bit functions are the same as for SCI0.
P4DR--Port 4 Data Register
Bit 7 P47 Initial value Read/Write 0 R/W 6 P46 0 R/W 5 P45 0 R/W 4 P44 0 R/W
H'FFFD3
3 P43 0 R/W 2 P42 0 R/W 1 P41 0 R/W 0
Port 4
P40 0 R/W
Data for port 4 pins
Rev.4.00 Aug. 20, 2007 Page 591 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
P6DR--Port 6 Data Register
Bit 7 P67 Initial value Read/Write 1 R 6 P66 0 R/W 5 P65 0 R/W 4 P64 0 R/W
H'FFFD5
3 P63 0 R/W 2 P62 0 R/W 1 P61 0 R/W 0
Port 6
P60 0 R/W
Data for port 6 pins
P7DR--Port 7 Data Register
Bit 7 P77 Initial value Read/Write * R 6 P76 * R 5 P75 * R 4 P74 * R
H'FFFD6
3 P73 * R 2 P72 * R 1 P71 * R 0
Port 7
P70 * R
Data for port 7 pins Note: * Determined by pins P77 to P70.
P8DR--Port 8 Data Register
Bit 7 Initial value Read/Write 1 6 1 5 1 4 P84 0 R/W
H'FFFD7
3 P83 0 R/W 2 P82 0 R/W 1 P81 0 R/W 0
Port 8
P80 0 R/W
Data for port 8 pins
P9DR--Port 9 Data Register
Bit 7 Initial value Read/Write 1 6 1 5 P95 0 R/W 4 P94 0 R/W
H'FFFD8
3 P93 0 R/W 2 P92 0 R/W 1 P91 0 R/W 0
Port 9
P90 0 R/W
Data for port 9 pins
Rev.4.00 Aug. 20, 2007 Page 592 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
PADR--Port A Data Register
Bit 7 PA7 Initial value Read/Write 0 R/W 6 PA6 0 R/W 5 PA5 0 R/W 4 PA4 0 R/W
H'FFFD9
3 PA3 0 R/W 2 PA2 0 R/W 1 PA1 0 R/W 0
Port A
PA0 0 R/W
Data for port A pins
PBDR--Port B Data Register
Bit 7 PB7 Initial value Read/Write 0 R/W 6 PB6 0 R/W 5 PB5 0 R/W 4 PB4 0 R/W
H'FFFDA
3 PB3 0 R/W 2 PB2 0 R/W 1 PB1 0 R/W 0
Port B
PB0 0 R/W
Data for port B pins
Rev.4.00 Aug. 20, 2007 Page 593 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
ADDRA H/L--A/D Data Register A H/L
Bit 15 14 13 12 11 10 9 8 7
H'FFFE0, H'FFFE1
6 5 4 0 R 3 0 R 2 0 R 1 0 R 0 0 R
A/D
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 Initial value Read/Write 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R
ADDRAH
ADDRAL
A/D conversion data 10-bit data giving an A/D conversion result
ADDRB H/L--A/D Data Register B H/L
Bit 15 14 13 12 11 10 9 8 7
H'FFFE2, H'FFFE3
6 5 4 0 R 3 0 R 2 0 R 1 0 R 0 0 R
A/D
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 Initial value Read/Write 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R
ADDRBH
ADDRBL
A/D conversion data 10-bit data giving an A/D conversion result
ADDRC H/L--A/D Data Register C H/L
Bit 15 14 13 12 11 10 9 8 7
H'FFFE4, H'FFFE5
6 5 4 0 R 3 0 R 2 0 R 1 0 R 0 0 R
A/D
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 Initial value Read/Write 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R
ADDRCH
ADDRCL
A/D conversion data 10-bit data giving an A/D conversion result
Rev.4.00 Aug. 20, 2007 Page 594 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
ADDRD H/L--A/D Data Register D H/L
Bit 15 14 13 12 11 10 9 8 7
H'FFFE6, H'FFFE7
6 5 4 0 R 3 0 R 2 0 R 1 0 R 0 0 R
A/D
AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 Initial value Read/Write 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R 0 R
ADDRDH
ADDRDL
A/D conversion data 10-bit data giving an A/D conversion result
ADCR--A/D Control Register
Bit 7 TRGE Initial value Read/Write 0 R/W 6 1 5 1 4 1
H'FFFE9
3 1 2 1 1 1 0 0 R/W
A/D
Trigger Enable 0 1 A/D conversion start by external trigger or 8-bit timer compare match is disabled A/D conversion is started by falling edge of external trigger signal (ADTRG) or 8-bit timer compare match
Rev.4.00 Aug. 20, 2007 Page 595 of 638 REJ09B0395-0400
Appendix B Internal I/O Registers
ADCSR--A/D Control/Status Register
Bit 7 ADF Initial value Read/Write 0 R/(W)* 6 ADIE 0 R/W 5 ADST 0 R/W 4 SCAN 0 R/W 3 CKS 0 R/W 2 CH2 0 R/W 1
H'FFFE8
0 CH0 0 R/W CH1 0 R/W
A/D
Clock select Conversion time = 134 states (maximum) Conversion time = 1 70 states (maximum) 0
Channel select 2 to 0
Group Selection Channel Selection
CH2
0
Scan mode Single mode 0 1 Scan mode
1
Description CH1 CH0 Single Mode Scan Mode AN0 AN0 0 0 1 AN1 AN0, AN1 0 AN2 AN0 to AN2 1 1 AN3 AN0 to AN3 0 AN4 AN4 0 1 AN5 AN4, AN5 0 AN6 AN4 to AN6 1 1 AN7 AN4 to AN7
A/D start 0 A/D conversion is stopped 1. Single mode: A/D conversion starts; ADST is automatically cleared to 0 when conversion ends 1 2. Scan mode: A/D conversion starts and continues, cycling among the selected channels ADST is cleared to 0 by software, by a reset, or by a transition to standby mode A/D interrupt enable 0 1 A/D end flag 0 1 [Clearing condition] Read ADF when ADF = 1, then write 0 in ADF [Setting conditions] * Single mode: A/D conversion ends * Scan mode: A/D conversion ends in all selected channels A/D end interrupt request is disabled A/D end interrupt request is enabled
Note: * Only 0 can be written to clear the flag.
Rev.4.00 Aug. 20, 2007 Page 596 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Appendix C I/O Port Block Diagrams
C.1 Port 4 Block Diagram
8-bit bus mode 16-bit bus mode
Reset
Internal data bus (upper)
Q P4 n PCR RP4P Hardware standby Q P4 n DDR C C
D
WP4P Reset R Write to external address External bus released D
WP4D Reset R P4n Q P4n DR C WP4 D
RP4
Read external address
Legend: WP4P: Write to P4PCR RP4P: Read P4PCR WP4D: Write to P4DDR WP4: Write to port 4 RP4: Read port 4 Note: n = 0 to 7
Figure C.1 Port 4 Block Diagram
Rev.4.00 Aug. 20, 2007 Page 597 of 638 REJ09B0395-0400
Internal data bus (lower)
R
Appendix C I/O Port Block Diagrams
C.2
Port 6 Block Diagrams
Reset
Hardware Standby
Q P60 DDR C WP6D
D
Internal data bus
R
Bus controller WAIT input enable
Reset R P60 Q P60 DR C WP6 D
RP6 Bus controller WAIT input
Legend: WP6D: Write to P6DDR WP6: Write to port 6 RP6: Read port 6
Figure C.2 (a) Port 6 Block Diagram (Pin P60)
Rev.4.00 Aug. 20, 2007 Page 598 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset
Internal data bus
R Hardware Standby Q P6 1 DDR C WP6D Reset R P61 Q P61 DR C WP6 D D
Bus controller
Bus release enable
RP6
BREQ input Legend: WP6D: Write to P6DDR WP6: Write to port 6 RP6: Read port 6
Figure C.2 (b) Port 6 Block Diagram (Pin P61)
Rev.4.00 Aug. 20, 2007 Page 599 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset Hardware standby Q P6 2 DDR C WP6D Reset R P62 Q P62 DR C WP6 D Bus controller Bus release enable BACK output R D
RP6
Legend: WP6D: Write to P6DDR WP6: Write to port 6 RP6: Read port 6
Figure C.2 (c) Port 6 Block Diagram (Pin P62)
Rev.4.00 Aug. 20, 2007 Page 600 of 638 REJ09B0395-0400
Internal data bus
Appendix C I/O Port Block Diagrams
Hardware standby output enable
Internal data bus
P67
output
RP6
Legend: RP6: Read port 6
Figure C.2 (d) Port 6 Block Diagram (Pin P67)
Rev.4.00 Aug. 20, 2007 Page 601 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
C.3
Port 7 Block Diagrams
Internal data bus
RP7 P7n
A/D converter
Analog input Legend: RP7: Read port 7 Note: n = 0 to 5 Input enable Channel select signal
Figure C.3 (a) Port 7 Block Diagram (Pins P70 to P75)
RP7 P7n
Internal data bus
A/D converter Analog input Input enable Channel select signal D/A converter Output enable Analog output
Legend: RP7: Read port 7 Note: n = 6, 7
Figure C.3 (b) Port 7 Block Diagram (Pins P76 and P77)
Rev.4.00 Aug. 20, 2007 Page 602 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
C.4
Port 8 Block Diagrams
Reset R Q P8 0 DDR C WP8D Reset R P80 Q P80 DR C WP8 D D
RP8 Interrupt controller Legend: WP8D: Write to P8DDR WP8: Write to port 8 RP8: Read port 8
Internal data bus
IRQ 0 input
Figure C.4 (a) Port 8 Block Diagram (Pin P80)
Rev.4.00 Aug. 20, 2007 Page 603 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
SSOE Software standby External bus released Hardware standby Reset R Q P8 n DDR C WP8D Reset R P8 n Q P8n DR C WP8 D D
Internal data bus
Bus controller
CS 2 CS 3 output
RP8 Interrupt controller IRQ 1 IRQ 2 input Legend: WP8D: Write to P8DDR WP8: Write to port 8 RP8: Read port 8 SSOE: Software standby output port enable Note: n = 1, 2
Figure C.4 (b) Port 8 Block Diagram (Pins P81 and P82)
Rev.4.00 Aug. 20, 2007 Page 604 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Software standby SSOE External bus released Reset R Q D P83DDR C WP8D CS1 output Reset P83 R Q D P83DR C WP8
Hardware standby
Internal data bus
Bus controller
RP8
Interrupt controller IRQ3 input A/D converter ADTRG input
Legend: WP8D: Write to P8DDR WP8: Write to port 8 RP8: Read port 8 SSOE: Software standby output port enable
Figure C.4 (c) Port 8 Block Diagram (Pin P83)
Rev.4.00 Aug. 20, 2007 Page 605 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Software standby SSOE External bus released Reset R Q Hardware standby P8 4 DDR C WP8D Reset R P84 Q P84 DR C WP8 D D
Internal data bus
Bus controller CS 0 output
RP8
Legend: WP8D: Write to P8DDR WP8: Write to port 8 RP8: Read port 8 SSOE: Software standby output port enable
Figure C.4 (d) Port 8 Block Diagram (Pin P84)
Rev.4.00 Aug. 20, 2007 Page 606 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
C.5
Port 9 Block Diagrams
Reset
Q P9 0 DDR C
D
WP9D Reset R P90 Q P90 DR C WP9 D
Internal data bus
SCI Output enable Serial transmit data Guard time
Hardware standby
R
RP9
Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9
Figure C.5 (a) Port 9 Block Diagram (Pin P90)
Rev.4.00 Aug. 20, 2007 Page 607 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset
Internal data bus
Hardware standby Q
R D P9 1 DDR C WP9D Reset R
P91
Q P91 DR C WP9
D SCI Output enable Serial transmit data Guard time
RP9
Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9
Figure C.5 (b) Port 9 Block Diagram (Pin P91)
Rev.4.00 Aug. 20, 2007 Page 608 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Hardware standby Q P9 2 DDR C WP9D Reset R P9 2 Q P9 2 DR C WP9 D D
Internal data bus
SCI Input enable
RP9
Serial receive data Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9
Figure C.5 (c) Port 9 Block Diagram (Pin P92)
Rev.4.00 Aug. 20, 2007 Page 609 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Q D P93DDR C WP9D Reset P93 R Q D P93DR C WP9
Hardware standby
Internal data bus
SCI Input enable Serial receive data
RP9
Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9
Figure C.5 (d) Port 9 Block Diagram (Pin P93)
Rev.4.00 Aug. 20, 2007 Page 610 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Hardware standby Q P9 4DDR C WP9D Reset R P94 Q P9 4 DR C WP9 Clock output enable Clock output D D
Internal data bus
SCI Clock input enable
RP9
Clock input Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9 Interrupt controller IRQ 4 input
Figure C.5 (e) Port 9 Block Diagram (Pin P94)
Rev.4.00 Aug. 20, 2007 Page 611 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset Hardware standby R Q D P95DDR C WP9D Reset P95 R Q D P95DR C WP9
Internal data bus
SCI Clock input enable
Clock output enable Clock output
RP9 Clock input Interrupt controller IRQ5 input Legend: WP9D: Write to P9DDR WP9: Write to port 9 RP9: Read port 9
Figure C.5 (f) Port 9 Block Diagram (Pin P95)
Rev.4.00 Aug. 20, 2007 Page 612 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
C.6
Port A Block Diagrams
Reset R Hardware standby Q PA n DDR C WPAD Reset R PA n Q PA n DR C D D
Internal data bus
WPA
TPC
TPC output enable Next data
Output trigger
16-bit timer RPA Counter clock input 8-bit timer Counter clock input
Legend: WPAD: Write to PADDR WPA: Write to port A RPA: Read port A Note: n = 0, 1
Figure C.6 (a) Port A Block Diagram (Pins PA0 and PA1)
Rev.4.00 Aug. 20, 2007 Page 613 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Q PA n DDR C WPAD Reset R PA n Q PA n DR C D D
Internal data bus
Hardware standby
TPC
TPC output enable Next data
WPA Output trigger 16-bit timer Output enable Compare match output
RPA
Input capture Counter clock input 8-bit timer Counter clock input
Legend: WPAD: Write to PADDR WPA: Write to port A RPA: Read port A Note: n = 2, 3
Figure C.6 (b) Port A Block Diagram (Pins PA2 and PA3)
Rev.4.00 Aug. 20, 2007 Page 614 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Software standby Bus released SSOE
Hardware standby Q
R D PAnDDR C WPAD Reset R
Internal address bus
Internal data bus
Address output enable Modes 3 and 4 Reset
TPC
PA n
TPC output enable D Next data
Q PAnDR C
WPA Output trigger 16-bit timer Output enable Compare match output
RPA Input capture Legend: WPAD: Write to PADDR WPA: Write to port A RPA: Read port A SSOE: Software standby output port enable Note: n = 4 to 7 The PA7 address output enable setting is fixed at 1 in modes 3 and 4.
Figure C.6 (c) Port A Block Diagram (Pins PA4 to PA7)
Rev.4.00 Aug. 20, 2007 Page 615 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
C.7
Port B Block Diagrams
Software standby Hardware standby SSOE
R Q PB n DDR C Bus released WPBD D
Internal data bus
Reset
Bus controller CS7 CS5 output CS output enable TPC TPC output enable
Reset R PBn Q PB n DR C D
Next data
WPB Output trigger 8-bit timer Output enable Compare match output
RPB
Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B SSOE: Software standby output port enable Note: n = 0, 2
Figure C.7 (a) Port B Block Diagram (Pins PB0 and PB2)
Rev.4.00 Aug. 20, 2007 Page 616 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Software standby
Internal data bus
SSOE Hardware standby Reset R Q D PBnDDR C Bus released WPBD Reset PBn R Q D PBnDR C WPB
Bus controller CS6 CS4 output
CS output enable TPC TPC output enable
Next data
Output trigger 8-bit timer Output enable Compare match output
RPB TMO2 TMO3 input
Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B SSOE: Software standby output port enable Note: n = 1, 3
Figure C.7 (b) Port B Block Diagram (Pins PB1 and PB3)
Rev.4.00 Aug. 20, 2007 Page 617 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
R Hardware standby Q PB 4 DDR C WPBD Reset R PB4 Q PB 4 DR C D D
Internal data bus
Reset
TPC
TPC output enable Next data
WPB Output trigger
RPB Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B
Figure C.7 (c) Port B Block Diagram (Pin PB4)
Rev.4.00 Aug. 20, 2007 Page 618 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Internal data bus
Reset Hardware standby R Q D PB5DDR C WPBD Reset R PB5 Q D PB5DR C WPB
TPC TPC output enable
Next data
Output trigger
RPB
Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B
Figure C.7 (d) Port B Block Diagram (Pin PB5)
Rev.4.00 Aug. 20, 2007 Page 619 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Q Hardware standby PB 6 DDR C WPBD Reset R PB6 Q PB6 DR C D TPC output enable Next data D
Internal data bus
TPC
WPB Output trigger
RPB
Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B
Figure C.7 (e) Port B Block Diagram (Pin PB6)
Rev.4.00 Aug. 20, 2007 Page 620 of 638 REJ09B0395-0400
Appendix C I/O Port Block Diagrams
Reset R Hardware standby Q PB 7 DDR C WPBD Reset R PB7 Q PB7 DR C D TPC TPC output enable Next data D
WPB Output trigger
RPB
Legend: WPBD: Write to PBDDR WPB: Write to port B RPB: Read port B
Figure C.7 (f) Port B Block Diagram (Pin PB7)
Rev.4.00 Aug. 20, 2007 Page 621 of 638 REJ09B0395-0400
Internal data bus
Appendix D Pin States
Appendix D Pin States
D.1 Port States in Each Mode
Port States
Hardware Standby Software Mode Reset Mode Standby Mode L T (SSOE = 0) T (SSOE = 1) Keep (SSOE = 0) T (SSOE = 1) Keep T Keep T (SSOE = 0) T (SSOE = 1) Keep Keep (BRLE = 0) Keep (BRLE = 1) T (BRLE = 0) Keep (BRLE = 1) H (SSOE = 0) T (SSOE = 1) H (PSTOP = 0) H (PSTOP = 1) Keep BusReleased Mode T Program Execution Mode A7 to A0
Table D.1
Pin Name A7 to A0
A15 to A8
L
T
T
A15 to A8
D15 to D8
T T T L
T T T T
T Keep T T
D15 to D8 I/O port D7 to D0 A19 to A16
P47 to P40 1, 3 2, 4 A19 to A16
P60 P61

T T
T T
Keep T
I/O port WAIT I/O port BREQ
P62
T
T
L
(BRLE = 0) I/O port (BRLE = 1) BACK AS, RD, HWR, LWR
AS, RD, HWR, LWR
H
T
T
P67
Clock T output
(PSTOP = 0) (PSTOP = 1) Keep
(PSTOP = 0) (PSTOP = 1) Input port
Rev.4.00 Aug. 20, 2007 Page 622 of 638 REJ09B0395-0400
Appendix D Pin States Hardware Standby Software Mode Reset Mode Standby Mode T T T T T T T Keep (DDR = 0) T (DDR = 1, SSOE = 0) T (DDR = 1, SSOE = 1) H (DDR = 0) T (DDR = 1, SSOE = 0) T (DDR = 1, SSOE = 1) H (DDR = 0) T (DDR = 1, SSOE = 0) T (DDR = 1, SSOE = 1) H (DDR = 0) T (DDR = 1, SSOE = 0) T (DDR = 1, SSOE = 1) H Keep Keep Keep (Address output)* (SSOE = 0) T (SSOE = 1) Keep 2 (Otherwise)* Keep
1
Pin Name
BusReleased Mode T (DDR = 0) Keep (DDR = 1) T
Program Execution Mode Input port I/O port (DDR = 0) Input port (DDR = 1) CS3
P77 to P70 P80 P81
P82
T
T
(DDR = 0) Keep (DDR = 1) T
(DDR = 0) Input port (DDR = 1) CS2
P83
T
T
(DDR = 0) Keep (DDR = 1) T
(DDR = 0) Input port (DDR = 1) CS1
P84
H
T
(DDR = 0) Keep (DDR = 1) T
(DDR = 0) Input port (DDR = 1) CS0
P95 to P90 PA3 to PA0 PA6 to PA4 1, 2 3, 4
T T T T
T T T T
Keep Keep Keep (Address output)* T 2 (Otherwise)* Keep
1
I/O port I/O port I/O port (Address output)* A23 to A21 2 (Otherwise)* I/O port
1
Rev.4.00 Aug. 20, 2007 Page 623 of 638 REJ09B0395-0400
Appendix D Pin States Hardware Standby Software Mode Reset Mode Standby Mode 1, 2 3, 4 T L T T Keep (SSOE = 0) T (SSOE = 1) Keep (CS output)* (SSOE = 0) T (SSOE = 1) H 4 (Otherwise)* Keep Keep
3
Pin Name PA7
BusReleased Mode Keep T
Program Execution Mode I/O port A20
PB3 to PB0
T
T
(CS output)* T 4 (Otherwise)* Keep
3
(CS output)* CS7 to CS4 4 (Otherwise)* I/O port
3
PB7 to PB4
T
T
Keep
I/O port
Legend: H: High L: Low T: High-impedance state keep: Input pins are in the high-impedance state; output pins maintain their previous state. DDR: Data direction register Notes: 1. When A23E, A22E, A21E = 0 in BRCR (bus release control register). 2. When A23E, A22E, A21E = 1 in BRCR (bus release control register). 3. When CS7E, CS6E, CS5E, CS4E = 1 in CSCR (chip select control register). 4. When CS7E, CS6E, CS5E, CS4E = 0 in CSCR (chip select control register).
Rev.4.00 Aug. 20, 2007 Page 624 of 638 REJ09B0395-0400
Appendix D Pin States
D.2
Pin States at Reset
Modes 1 and 2: Figure D.1 is a timing diagram for the case in which RES goes low during an external memory access in mode 1 or 2. As soon as RES goes low, all ports are initialized to the input state. AS, RD, HWR, LWR, and CS0 go high, and D15 to D0 go to the high-impedance state. The address bus is initialized to the low output level 2.5 clock cycles after the low level of RES is sampled. Clock pin P67/ goes to the output state at the next rise of after RES goes low.
Access to external memory T1 P67/ RES Internal reset signal A19 to A0 CS0 AS, RD (read) HWR, LWR (write) D15 to D0 (write) I/O port, CS7 to CS1 High impedance High impedance H'00000 T2 T3
Figure D.1 Reset during Memory Access (Modes 1 and 2)
Rev.4.00 Aug. 20, 2007 Page 625 of 638 REJ09B0395-0400
Appendix D Pin States
Modes 3 and 4: Figure D.2 is a timing diagram for the case in which RES goes low during an external memory access in mode 3 or 4. As soon as RES goes low, all ports are initialized to the input state. AS, RD, HWR, LWR, and CS0 go high, and D15 to D0 go to the high-impedance state. The address bus is initialized to the low output level 2.5 clock cycles after the low level of RES is sampled. However, when PA4 to PA6 are used as address bus pins, or when P83 to P81 and PB0 to PB3 are used as CS output pins, they go to the high-impedance state at the same time as RES goes low. Clock pin P67/ goes to the output state at the next rise of after RES goes low.
Access to external memory T1 P67/ RES Internal reset signal A20 to A0 CS0 AS, RD (read) HWR, LWR (write) D15 to D0 (write) I/O port, PA4/A23 to PA6/A21, CS7 to CS1 High impedance H'00000 T2 T3
High impedance
Figure D.2 Reset during Memory Access (Modes 3 and 4)
Rev.4.00 Aug. 20, 2007 Page 626 of 638 REJ09B0395-0400
Appendix E Timing of Transition to and Recovery from Hardware Standby Mode
Appendix E Timing of Transition to and Recovery from Hardware Standby Mode
Timing of Transition to Hardware Standby Mode 1. To retain RAM contents with the RAME bit set to 1 in SYSCR, drive the RES signal low 10 system clock cycles before the STBY signal goes low, as shown below. RES must remain low until STBY goes low (minimum delay from STBY low to RES high: 0 ns).
STBY t1 10tcyc RES t2 0 ns
2. To retain RAM contents with the RAME bit cleared to 0 in SYSCR, RES does not have to be driven low as in (1). Timing of Recovery from Hardware Standby Mode: Drive the RES signal low approximately 100 ns before STBY goes high.
STBY t 100 ns RES tOSC
Rev.4.00 Aug. 20, 2007 Page 627 of 638 REJ09B0395-0400
Appendix F Product Code Lineup
Appendix F Product Code Lineup
Table F.1 H8/3008 Product Code Lineup
Product Code 5V HD6413008F HD6413008TE 3V HD6413008VF HD6413008VTE Mark Code HD6413008F HD6413008TE HD6413008VF HD6413008VTE Package (Package Code) 100-pin QFP (FP-100B) 100-pin TQFP (TFP-100B) 100-pin QFP (FP-100B) 100-pin TQFP (TFP-100B)
Product Type H8/3008 ROMless
Rev.4.00 Aug. 20, 2007 Page 628 of 638 REJ09B0395-0400
Appendix G Package Dimensions
Appendix G Package Dimensions
Figure G.1 shows the FP-100B package dimensions of the H8/3008. Figure G.2 shows the TFP100B package dimensions.
JEITA Package Code P-QFP100-14x14-0.50 RENESAS Code PRQP0100KA-A Previous Code FP-100B/FP-100BV MASS[Typ.] 1.2g
HD
*1
D
75
51
76
50 bp b1
NOTE) 1. DIMENSIONS"*1"AND"*2" DO NOT INCLUDE MOLD FLASH 2. DIMENSION"*3"DOES NOT INCLUDE TRIM OFFSET.
c1
*2
HE
E
c
Terminal cross section
ZE
100 26
Reference Dimension in Millimeters Symbol
1 ZD
25
F
A1
L L1
Detail F
e
*3
y
bp
x
M
D E A2 HD HE A A1 bp b1 c c1 e x y ZD ZE L L1
Nom Max 14 14 2.70 15.7 16.0 16.3 15.7 16.0 16.3 3.05 0.00 0.12 0.25 0.17 0.22 0.27 0.20 0.12 0.17 0.22 0.15 0 8 0.5 0.08 0.10 1.0 1.0 0.3 0.5 0.7 1.0
Min
A
A2
Figure G.1 Package Dimensions (FP-100B)
Rev.4.00 Aug. 20, 2007 Page 629 of 638 REJ09B0395-0400
c
Appendix G Package Dimensions
JEITA Package Code P-TQFP100-14x14-0.50 RENESAS Code PTQP0100KA-A Previous Code TFP-100B/TFP-100BV MASS[Typ.] 0.5g
HD
*1
D 51
75
76
50
NOTE) 1. DIMENSIONS"*1"AND"*2" DO NOT INCLUDE MOLD FLASH 2. DIMENSION"*3"DOES NOT INCLUDE TRIM OFFSET.
bp b1
c1
*2
HE
E
c
Terminal cross section
ZE
Reference Dimension in Millimeters Symbol
100
26
A2
1 ZD Index mark
25
F
A1
L L1
Detail F
e
*3
y
bp
x
M
D E A2 HD HE A A1 bp b1 c c1 e x y ZD ZE L L1
Nom Max 14 14 1.00 15.8 16.0 16.2 15.8 16.0 16.2 1.20 0.00 0.10 0.20 0.17 0.22 0.27 0.20 0.12 0.17 0.22 0.15 8 0 0.5 0.08 0.10 1.00 1.00 0.4 0.5 0.6 1.0
Min
Figure G.2 Package Dimensions (TFP-100B)
Rev.4.00 Aug. 20, 2007 Page 630 of 638 REJ09B0395-0400
A
c
Appendix H Comparison of H8/300H Series Product Specifications
Appendix H Comparison of H8/300H Series Product Specifications
H.1 Differences between H8/3067 and H8/3062 Group, H8/3048 Group, H8/3006 and H8/3007, and H8/3008
H8/3067 Group, H8/3062 Group 16 Mbyte ROM enabled expanded mode H8/3048 Group 1 Mbyte ROM enabled expanded mode 16 Mbyte ROM enabled expanded mode 30 36 27 H8/3006, H8/3007 H8/3008
Item 1 Operating Mode 5 mode
Mode 6
64 kbyte single-chip mode
2
Interrupt Internal controller interrupt sources Bus Burst ROM controller interface Idle cycle insertion function Wait mode Wait state number setting Address output method
36 (H8/3067) 27 (H8/3062 Group) Yes (H8/3067) No (H8/3062 Group) Yes
3
No No
Yes Yes
No Yes
2 modes Per area
4 modes Common to all areas
2 modes Per area
2 modes Per area
Choice of address Fixed update mode (fixed in H8/3067F-ZTAT and H8/3062F-ZTAT) Area 3 No
Fixed
Choice of address update mode
4
DRAM interface
Connectable Area 2/3/4/5 areas (H8/3067 only) Precharge cycle insertion function Fast page mode Yes (H8/3067 only)
Area 2/3/4/5 Yes
No No
Yes (H8/3067 only)
No 8 bit/9 bit
Yes 8 bit/9 bit/10 bit
No No
Address 8 bit/9 bit/10 bit shift amount (H8/3067 only)
Rev.4.00 Aug. 20, 2007 Page 631 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
H8/3067 Group, H8/3062 Group 16-bit timers 8-bit timers H8/3048 Group ITU
Item 5 Timer functions Number of channels
H8/3006, H8/3007 16-bit timers 8-bit timers
H8/3008 16-bit timers 8-bit timers
16 bits x 3 8 bits x 4 (16 bits x 2) 4 pins (2 pins) 2
16 bits x 5 16 bits x 3 8 bits x 4 (16 bits x 2) 12 pins 10 6 pins 6 4 pins (2 pins) 2
16 bits x 3 8 bits x 4 (16 bits x 2) 6 pins 6 4 pins (2 pins) 2
Pulse output 6 pins Input capture 6 External clock
4 systems 4 systems 4 systems 4 systems 4 systems 4 systems 4 systems (selec(fixed) (selec(selec(fixed) (selec(fixed) table) table) table) table) , /2, /4, , /2, /4, /8, /64, /8 /8 /8192 Yes No No , /2, /4, /8, /64, /8 /8192 No No
Internal clock , /2, /4, /8, /64, /8 /8192 Complementary PWM function No No
ResetNo synchronous PWM function Buffer operation Output initialization function No Yes
No
Yes
No
No
No
No
No No
Yes No
No Yes
No No
No Yes
No No
PWM output 3 DMAC activation A/D conversion activation Interrupt sources 6 7 TPC WDT Time base Reset signal external output function
4 (2)
5
3
4 (2)
3 No
4 (2)
3 channels No (H8/3067 only) No Yes
4 channels 3 channels No
No
No
Yes
Yes
3 sources 8 sources 3 sources 3 sources 8 sources 8 sources x3 x5 x3 3 kinds, 16-bit timer base Yes (except products with on-chip flash memory) 4 kinds, ITU base Yes 3 kinds, 16-bit timer base Yes 3 kinds, 16-bit timer base Yes
Rev.4.00 Aug. 20, 2007 Page 632 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
H8/3067 Group, H8/3062 Group Number of channels H8/3048 Group
Item 8 SCI
H8/3006, H8/3007
H8/3008 2 channels
3 channels (H8/3067) 2 channels 3 channels 2 channels (H8/3062 Group) Supported on all channels External trigger/8-bit timer compare match 70/134 /input port multiplexing Supported Supported on all on SCI0 channels only External trigger 134/266 output only A20 output External trigger/8-bit timer compare match 70/134 /input port multiplexing
Smart card interface 9 A/D Conversion converter start trigger input Conversion states 10 Pin control pin
Supported on all channels External trigger/8-bit timer compare match 70/134 output/input port
A20 in 16 MB A20 / I/O port ROM multiplexing enabled expanded mode
Address bus, High-level output/high- High-level High-level output/high- High-level output/highimpedance selectable impedance selectable AS, RD, impedance selectable output HWR, LWR, (RFSH: H8/3067 only) (except CS7-CS0, CS0) RFSH in Low-level software output standby (CS0) state CS7-CS0 in High-impedance bus-released state 11 Flash Program/ memory erase functions voltage Block divisions 12 V application unnecessary. Single-power-supply programming. High-level High-impedance output 12 V application from offchip High-impedance
8 blocks (12 blocks in 16 blocks H8/3064F-ZTAT B-mask version)
Rev.4.00 Aug. 20, 2007 Page 633 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
H.2
Comparison of Pin Functions of 100-Pin Package Products (FP-100B, TFP-100B)
Pin Arrangement of Each Product (FP-100B, TFP-100B)
On-chip-ROM Products ROMless Products H8/3006, H8/3007 VCC PB0/TP8/TMO0/ CS7 H8/3008 VCC/VCL*2 PB0/TP8/TMO0/ CS7
Table H.1
Pin No. 1 2 3 4 5
H8/3067 Group H8/3062 Group H8/3048 Group H8/3042 Group VCC PB0/TP8/TMO0/ CS7 VCC/VCL*
2
VCC PB0/TP8/ TIOCA3
VCC PB0/TP8/ TIOCA3 PB1/TP9/ TIOCB3 PB2/TP10/ TIOCA4 PB3/TP11/ TIOCB4 PB4/TP12/ TOCXA4 PB5/TP13/ TOCXB4 PB6/TP14/ DREQ0
PB0/TP8/TMO0/ CS7
PB1/TP9/TMIO1/ PB1/TP9/TMIO1/ PB1/TP9/ DREQ0/CS6 CS6 TIOCB3 PB2/TP10/TMO2/ PB2/TP10/TMO2/ PB2/TP10/ CS5 CS5 TIOCA4 PB3/TP11/ TMIO3/DREQ1/ CS4 PB4/TP12/ UCAS PB5/TP13/ LCAS/SCK2 PB6/TP14/TxD2 PB7/TP15/RxD2 RESO/FWE*1 Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4 PB3/TP11/ TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 RESO/FWE*1 Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4 PB3/TP11/ TIOCB4 PB4/TP12/ TOCXA4 PB5/TP13/ TOCXB4 PB6/TP14/ DREQ0/CS7
PB1/TP9/TMIO1/ PB1/TP9/TMIO1/ DREQ0/CS6 CS6 PB2/TP10/TMO2/ PB2/TP10/TMO2/ CS5 CS5 PB3/TP11/ TMIO3/DREQ1/ CS4 PB4/TP12/ UCAS PB5/TP13/ LCAS/SCK2 PB6/TP14/TxD2 PB7/TP15/RxD2 RESO Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4 PB3/TP11/ TMIO3/CS4 PB4/TP12 PB5/TP13 PB6/TP14 PB7/TP15 NC/RESO Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
PB7/TP15/ PB7/TP15/ DREQ1/ADTRG DREQ1/ADTRG RESO/VPP Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4 RESO Vss P90/TxD0 P91/TxD1 P92/RxD0 P93/RxD1 P94/SCK0/IRQ4 P95/SCK1/IRQ5 P40/D0 P41/D1 P42/D2 P43/D3 Vss P44/D4
Rev.4.00 Aug. 20, 2007 Page 634 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
On-chip-ROM Products Pin No. 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 H8/3067 Group H8/3062 Group H8/3048 Group H8/3042 Group P45/D5 P46/D6 P47/D7 P30/D8 P31/D9 P32/D10 P33/D11 P34/D12 P35/D13 P36/D14 P37/D15 Vcc P10/A0 P11/A1 P12/A2 P13/A3 P14/A4 P15/A5 P16/A6 P17/A7 Vss P20/A8 P21/A9 P22/A10 P23/A11 P24/A12 P25/A13 P26/A14 P27/A15 P50/A16 P51/A17 P52/A18 P53/A19 P45/D5 P46/D6 P47/D7 P30/D8 P31/D9 P32/D10 P33/D11 P34/D12 P35/D13 P36/D14 P37/D15 Vcc P10/A0 P11/A1 P12/A2 P13/A3 P14/A4 P15/A5 P16/A6 P17/A7 Vss P20/A8 P21/A9 P22/A10 P23/A11 P24/A12 P25/A13 P26/A14 P27/A15 P50/A16 P51/A17 P52/A18 P53/A19 P45/D5 P46/D6 P47/D7 P30/D8 P31/D9 P32/D10 P33/D11 P34/D12 P35/D13 P36/D14 P37/D15 Vcc P10/A0 P11/A1 P12/A2 P13/A3 P14/A4 P15/A5 P16/A6 P17/A7 Vss P20/A8 P21/A9 P22/A10 P23/A11 P24/A12 P25/A13 P26/A14 P27/A15 P50/A16 P51/A17 P52/A18 P53/A19 P45/D5 P46/D6 P47/D7 P30/D8 P31/D9 P32/D10 P33/D11 P34/D12 P35/D13 P36/D14 P37/D15 Vcc P10/A0 P11/A1 P12/A2 P13/A3 P14/A4 P15/A5 P16/A6 P17/A7 Vss P20/A8 P21/A9 P22/A10 P23/A11 P24/A12 P25/A13 P26/A14 P27/A15 P50/A16 P51/A17 P52/A18 P53/A19 ROMless Products H8/3006, H8/3007 P45/D5 P46/D6 P47/D7 D8 D9 D10 D11 D12 D13 D14 D15 Vcc A0 A1 A2 A3 A4 A5 A6 A7 Vss A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 H8/3008 P45/D5 P46/D6 P47/D7 D8 D9 D10 D11 D12 D13 D14 D15 Vcc A0 A1 A2 A3 A4 A5 A6 A7 Vss A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19
Rev.4.00 Aug. 20, 2007 Page 635 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
On-chip-ROM Products Pin No. 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 H8/3067 Group H8/3062 Group H8/3048 Group H8/3042 Group Vss P60/WAIT P61/BREQ P62/BACK P67/ STBY RES NMI Vss EXTAL XTAL Vcc P63/AS P64/RD P65/HWR P66/LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss Vss P60/WAIT P61/BREQ P62/BACK P67/ STBY RES NMI Vss EXTAL XTAL Vcc P63/AS P64/RD P65/HWR P66/LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss Vss P60/WAIT P61/BREQ P62/BACK STBY RES NMI Vss EXTAL XTAL Vcc P63/AS P64/RD P65/HWR P66/LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss Vss P60/WAIT P61/BREQ P62/BACK STBY RES NMI Vss EXTAL XTAL Vcc P63/AS P64/RD P65/HWR P66/LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss ROMless Products H8/3006, H8/3007 Vss P60/WAIT P61/BREQ P62/BACK P67/ STBY RES NMI Vss EXTAL XTAL Vcc AS RD HWR LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss H8/3008 Vss P60/WAIT P61/BREQ P62/BACK P67/ STBY RES NMI Vss EXTAL XTAL Vcc AS RD HWR LWR MD0 MD1 MD2 AVcc VREF P70/AN0 P71/AN1 P72/AN2 P73/AN3 P74/AN4 P75/AN5 P76/AN6/DA0 P77/AN7/DA1 AVss
P80/RFSH/IRQ0 P80/IRQ0 P81/CS3/IRQ1 P82/CS2/IRQ2 P81/CS3/IRQ1 P82/CS2/IRQ2
P80/RFSH/IRQ0 P80/RFSH/IRQ0 P81/CS3/IRQ1 P82/CS2/IRQ2 P81/CS3/IRQ1 P82/CS2/IRQ2
P80/RFSH/IRQ0 P80/IRQ0 P81/CS3/IRQ1 P82/CS2/IRQ2 P81/CS3/IRQ1 P82/CS2/IRQ2
Rev.4.00 Aug. 20, 2007 Page 636 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
On-chip-ROM Products Pin No. 90 91 92 93 94 95 96 97 98 99 100 H8/3067 Group H8/3062 Group H8/3048 Group H8/3042 Group P83/CS1/IRQ3/ ADTRG P84/CS0 Vss PA0/TP0/ TEND0/TCLKA PA1/TP1/ TEND1/TCLKB P83/CS1/IRQ3/ ADTRG P84/CS0 Vss P83/CS1/IRQ3 P84/CS0 Vss P83/CS1/IRQ3 P84/CS0 Vss PA0/TP0/ TEND0/TCLKA PA1/TP1/ TEND1/TCLKB ROMless Products H8/3006, H8/3007 P83/CS1/IRQ3/ ADTRG P84/CS0 Vss PA0/TP0/ TEND0/TCLKA PA1/TP1/ TEND1/TCLKB H8/3008 P83/CS1/IRQ3/ ADTRG P84/CS0 Vss PA0/TP0/ TCLKA PA1/TP1/ TCLKB
PA0/TP0/TCLKA PA0/TP0/ TEND0/TCLKA PA1/TP1/TCLKB PA1/TP1/ TEND1/TCLKB
PA2/TP2/ PA2/TP2/ PA2/TP2/ PA2/TP2/ TIOCA0/TCLKC TIOCA0/TCLKC TIOCA0/TCLKC TIOCA0/TCLKC PA3/TP3/ PA3/TP3/ PA3/TP3/ PA3/TP3/ TIOCB0/TCLKD TIOCB0/TCLKD TIOCB0/TCLKD TIOCB0/TCLKD PA4/TP4/ TIOCA1/A23 PA5/TP5/ TIOCB1/A22 PA6/TP6/ TIOCA2/A21 PA7/TP7/ TIOCB2/A20 PA4/TP4/ TIOCA1/A23 PA5/TP5/ TIOCB1/A22 PA6/TP6/ TIOCA2/A21 PA7/TP7/ TIOCB2/A20 PA4/TP4/ PA4/TP4/ TIOCA1/CS6/A23 TIOCA1/A23 PA5/TP5/ PA5/TP5/ TIOCB1/CS5/A22 TIOCB1/A22 PA6/TP6/ PA6/TP6/ TIOCA2/CS4/A21 TIOCA2/A21 PA7/TP7/ TIOCB2/A20 PA7/TP7/ TIOCB2/A20
PA2/TP2/ PA2/TP2/ TIOCA0/TCLKC TIOCA0/TCLKC PA3/TP3/ PA3/TP3/ TIOCB0/TCLKD TIOCB0/TCLKD PA4/TP4/ TIOCA1/A23 PA5/TP5/ TIOCB1/A22 PA6/TP6/ TIOCA2/A21 PA7/TP7/ TIOCB2/A20 PA4/TP4/ TIOCA1/A23 PA5/TP5/ TIOCB1/A22 PA6/TP6/ TIOCA2/A21 PA7/TP7/ TIOCB2/A20
Notes: 1. Functions as RESO in the mask ROM versions, and as FWE in the on-chip flash memory versions. 2. The 5 V operation models of the H8/3064F-ZTAT B-mask version and the H8/3062FZTAT B-mask version have a VCL pin, and require an external capacitor (0.1 F).
Rev.4.00 Aug. 20, 2007 Page 637 of 638 REJ09B0395-0400
Appendix H Comparison of H8/300H Series Product Specifications
Rev.4.00 Aug. 20, 2007 Page 638 of 638 REJ09B0395-0400
Renesas 16-Bit Single-chip Microcomputer Hardware Manual H8/3008
Publication Date: 1st Edition, September 2000 Rev.4.00, August 20, 2007 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp.
(c) 2007. Renesas Technology Corp., All rights reserved. Printed in Japan.
Sales Strategic Planning Div.
Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
RENESAS SALES OFFICES
Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145
http://www.renesas.com
Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510
Colophon 6.0
H8/3008 Hardware Manual
2-6-2, Ote-machi, Chiyoda-ku, Tokyo, 100-0004, Japan


▲Up To Search▲   

 
Price & Availability of H83008

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X